]> asedeno.scripts.mit.edu Git - linux.git/blob - arch/arm/mach-omap2/omap_hwmod_33xx_43xx_interconnect_data.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/netdev/net
[linux.git] / arch / arm / mach-omap2 / omap_hwmod_33xx_43xx_interconnect_data.c
1 /*
2  *
3  * Copyright (C) 2013 Texas Instruments Incorporated
4  *
5  * Interconnects common for AM335x and AM43x
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation version 2.
10  *
11  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12  * kind, whether express or implied; without even the implied warranty
13  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14  * GNU General Public License for more details.
15  */
16
17 #include <linux/sizes.h>
18 #include "omap_hwmod.h"
19 #include "omap_hwmod_33xx_43xx_common_data.h"
20
21 /* mpu -> l3 main */
22 struct omap_hwmod_ocp_if am33xx_mpu__l3_main = {
23         .master         = &am33xx_mpu_hwmod,
24         .slave          = &am33xx_l3_main_hwmod,
25         .clk            = "dpll_mpu_m2_ck",
26         .user           = OCP_USER_MPU,
27 };
28
29 /* l3 main -> l3 s */
30 struct omap_hwmod_ocp_if am33xx_l3_main__l3_s = {
31         .master         = &am33xx_l3_main_hwmod,
32         .slave          = &am33xx_l3_s_hwmod,
33         .clk            = "l3s_gclk",
34         .user           = OCP_USER_MPU | OCP_USER_SDMA,
35 };
36
37 /* l3 s -> l4 per/ls */
38 struct omap_hwmod_ocp_if am33xx_l3_s__l4_ls = {
39         .master         = &am33xx_l3_s_hwmod,
40         .slave          = &am33xx_l4_ls_hwmod,
41         .clk            = "l3s_gclk",
42         .user           = OCP_USER_MPU | OCP_USER_SDMA,
43 };
44
45 /* l3 s -> l4 wkup */
46 struct omap_hwmod_ocp_if am33xx_l3_s__l4_wkup = {
47         .master         = &am33xx_l3_s_hwmod,
48         .slave          = &am33xx_l4_wkup_hwmod,
49         .clk            = "l3s_gclk",
50         .user           = OCP_USER_MPU | OCP_USER_SDMA,
51 };
52
53 /* l3 main -> l3 instr */
54 struct omap_hwmod_ocp_if am33xx_l3_main__l3_instr = {
55         .master         = &am33xx_l3_main_hwmod,
56         .slave          = &am33xx_l3_instr_hwmod,
57         .clk            = "l3s_gclk",
58         .user           = OCP_USER_MPU | OCP_USER_SDMA,
59 };
60
61 /* mpu -> prcm */
62 struct omap_hwmod_ocp_if am33xx_mpu__prcm = {
63         .master         = &am33xx_mpu_hwmod,
64         .slave          = &am33xx_prcm_hwmod,
65         .clk            = "dpll_mpu_m2_ck",
66         .user           = OCP_USER_MPU | OCP_USER_SDMA,
67 };
68
69 /* l3 s -> l3 main*/
70 struct omap_hwmod_ocp_if am33xx_l3_s__l3_main = {
71         .master         = &am33xx_l3_s_hwmod,
72         .slave          = &am33xx_l3_main_hwmod,
73         .clk            = "l3s_gclk",
74         .user           = OCP_USER_MPU | OCP_USER_SDMA,
75 };
76
77 /* pru-icss -> l3 main */
78 struct omap_hwmod_ocp_if am33xx_pruss__l3_main = {
79         .master         = &am33xx_pruss_hwmod,
80         .slave          = &am33xx_l3_main_hwmod,
81         .clk            = "l3_gclk",
82         .user           = OCP_USER_MPU | OCP_USER_SDMA,
83 };
84
85 /* gfx -> l3 main */
86 struct omap_hwmod_ocp_if am33xx_gfx__l3_main = {
87         .master         = &am33xx_gfx_hwmod,
88         .slave          = &am33xx_l3_main_hwmod,
89         .clk            = "dpll_core_m4_ck",
90         .user           = OCP_USER_MPU | OCP_USER_SDMA,
91 };
92
93 /* l3 main -> gfx */
94 struct omap_hwmod_ocp_if am33xx_l3_main__gfx = {
95         .master         = &am33xx_l3_main_hwmod,
96         .slave          = &am33xx_gfx_hwmod,
97         .clk            = "dpll_core_m4_ck",
98         .user           = OCP_USER_MPU | OCP_USER_SDMA,
99 };
100
101 /* l4 wkup -> rtc */
102 struct omap_hwmod_ocp_if am33xx_l4_wkup__rtc = {
103         .master         = &am33xx_l4_wkup_hwmod,
104         .slave          = &am33xx_rtc_hwmod,
105         .clk            = "clkdiv32k_ick",
106         .user           = OCP_USER_MPU,
107 };
108
109 /* l3s cfg -> gpmc */
110 struct omap_hwmod_ocp_if am33xx_l3_s__gpmc = {
111         .master         = &am33xx_l3_s_hwmod,
112         .slave          = &am33xx_gpmc_hwmod,
113         .clk            = "l3s_gclk",
114         .user           = OCP_USER_MPU,
115 };
116
117 /* l4 per -> timer2 */
118 struct omap_hwmod_ocp_if am33xx_l4_ls__timer2 = {
119         .master         = &am33xx_l4_ls_hwmod,
120         .slave          = &am33xx_timer2_hwmod,
121         .clk            = "l4ls_gclk",
122         .user           = OCP_USER_MPU,
123 };
124
125 /* l3 main -> tpcc */
126 struct omap_hwmod_ocp_if am33xx_l3_main__tpcc = {
127         .master         = &am33xx_l3_main_hwmod,
128         .slave          = &am33xx_tpcc_hwmod,
129         .clk            = "l3_gclk",
130         .user           = OCP_USER_MPU,
131 };
132
133 /* l3 main -> tpcc0 */
134 struct omap_hwmod_ocp_if am33xx_l3_main__tptc0 = {
135         .master         = &am33xx_l3_main_hwmod,
136         .slave          = &am33xx_tptc0_hwmod,
137         .clk            = "l3_gclk",
138         .user           = OCP_USER_MPU,
139 };
140
141 /* l3 main -> tpcc1 */
142 struct omap_hwmod_ocp_if am33xx_l3_main__tptc1 = {
143         .master         = &am33xx_l3_main_hwmod,
144         .slave          = &am33xx_tptc1_hwmod,
145         .clk            = "l3_gclk",
146         .user           = OCP_USER_MPU,
147 };
148
149 /* l3 main -> tpcc2 */
150 struct omap_hwmod_ocp_if am33xx_l3_main__tptc2 = {
151         .master         = &am33xx_l3_main_hwmod,
152         .slave          = &am33xx_tptc2_hwmod,
153         .clk            = "l3_gclk",
154         .user           = OCP_USER_MPU,
155 };
156
157 /* l3 main -> ocmc */
158 struct omap_hwmod_ocp_if am33xx_l3_main__ocmc = {
159         .master         = &am33xx_l3_main_hwmod,
160         .slave          = &am33xx_ocmcram_hwmod,
161         .user           = OCP_USER_MPU | OCP_USER_SDMA,
162 };