2 * Device Tree Include file for Marvell Armada 37xx family of SoCs.
4 * Copyright (C) 2016 Marvell
6 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * This file is dual-licensed: you can use it either under the terms
9 * of the GPL or the X11 license, at your option. Note that this dual
10 * licensing only applies to this file, and not this project as a
13 * a) This file is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of the
16 * License, or (at your option) any later version.
18 * This file is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
25 * b) Permission is hereby granted, free of charge, to any person
26 * obtaining a copy of this software and associated documentation
27 * files (the "Software"), to deal in the Software without
28 * restriction, including without limitation the rights to use,
29 * copy, modify, merge, publish, distribute, sublicense, and/or
30 * sell copies of the Software, and to permit persons to whom the
31 * Software is furnished to do so, subject to the following
34 * The above copyright notice and this permission notice shall be
35 * included in all copies or substantial portions of the Software.
37 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
38 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
39 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
40 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
41 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
42 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
43 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
44 * OTHER DEALINGS IN THE SOFTWARE.
47 #include <dt-bindings/interrupt-controller/arm-gic.h>
50 model = "Marvell Armada 37xx SoC";
51 compatible = "marvell,armada3700";
52 interrupt-parent = <&gic>;
65 compatible = "arm,cortex-a53", "arm,armv8";
67 enable-method = "psci";
72 compatible = "arm,psci-0.2";
77 compatible = "arm,armv8-timer";
78 interrupts = <GIC_PPI 13
79 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
81 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
83 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
85 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
89 compatible = "simple-bus";
94 internal-regs@d0000000 {
97 compatible = "simple-bus";
98 /* 32M internal register @ 0xd000_0000 */
99 ranges = <0x0 0x0 0xd0000000 0x2000000>;
102 compatible = "marvell,armada-3700-spi";
103 #address-cells = <1>;
105 reg = <0x10600 0xA00>;
106 clocks = <&nb_periph_clk 7>;
107 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
113 compatible = "marvell,armada-3700-i2c";
114 reg = <0x11000 0x24>;
115 clocks = <&nb_periph_clk 10>;
116 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
122 compatible = "marvell,armada-3700-i2c";
123 reg = <0x11080 0x24>;
124 clocks = <&nb_periph_clk 9>;
125 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
130 uart0: serial@12000 {
131 compatible = "marvell,armada-3700-uart";
132 reg = <0x12000 0x400>;
133 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
137 nb_periph_clk: nb-periph-clk@13000 {
138 compatible = "marvell,armada-3700-periph-clock-nb";
139 reg = <0x13000 0x100>;
140 clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>,
141 <&tbg 3>, <&xtalclk>;
145 sb_periph_clk: sb-periph-clk@18000 {
146 compatible = "marvell,armada-3700-periph-clock-sb";
147 reg = <0x18000 0x100>;
148 clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>,
149 <&tbg 3>, <&xtalclk>;
154 compatible = "marvell,armada-3700-tbg-clock";
155 reg = <0x13200 0x100>;
161 compatible = "marvell,mvebu-gpio-3700",
162 "syscon", "simple-mfd";
163 reg = <0x13800 0x500>;
166 compatible = "marvell,armada-3700-xtal-clock";
167 clock-output-names = "xtal";
172 eth0: ethernet@30000 {
173 compatible = "marvell,armada-3700-neta";
174 reg = <0x30000 0x4000>;
175 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
176 clocks = <&sb_periph_clk 8>;
181 #address-cells = <1>;
183 compatible = "marvell,orion-mdio";
187 eth1: ethernet@40000 {
188 compatible = "marvell,armada-3700-neta";
189 reg = <0x40000 0x4000>;
190 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
191 clocks = <&sb_periph_clk 7>;
196 compatible = "marvell,armada3700-xhci",
198 reg = <0x58000 0x4000>;
199 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
204 compatible = "marvell,armada-3700-ehci";
205 reg = <0x5e000 0x2000>;
206 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
211 compatible = "marvell,armada-3700-xor";
216 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
219 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
224 compatible = "marvell,armada-3700-ahci";
225 reg = <0xe0000 0x2000>;
226 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
230 gic: interrupt-controller@1d00000 {
231 compatible = "arm,gic-v3";
232 #interrupt-cells = <3>;
233 interrupt-controller;
234 reg = <0x1d00000 0x10000>, /* GICD */
235 <0x1d40000 0x40000>; /* GICR */
239 pcie0: pcie@d0070000 {
240 compatible = "marvell,armada-3700-pcie";
243 reg = <0 0xd0070000 0 0x20000>;
244 #address-cells = <3>;
246 bus-range = <0x00 0xff>;
247 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
248 #interrupt-cells = <1>;
249 msi-parent = <&pcie0>;
251 ranges = <0x82000000 0 0xe8000000 0 0xe8000000 0 0x1000000 /* Port 0 MEM */
252 0x81000000 0 0xe9000000 0 0xe9000000 0 0x10000>; /* Port 0 IO*/
253 interrupt-map-mask = <0 0 0 7>;
254 interrupt-map = <0 0 0 1 &pcie_intc 0>,
255 <0 0 0 2 &pcie_intc 1>,
256 <0 0 0 3 &pcie_intc 2>,
257 <0 0 0 4 &pcie_intc 3>;
258 pcie_intc: interrupt-controller {
259 interrupt-controller;
260 #interrupt-cells = <1>;