4 * Copyright (C) 2012 ARM Limited
5 * Author: Will Deacon <will.deacon@arm.com>
7 * This code is based heavily on the ARMv7 perf event code.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 #include <asm/irq_regs.h>
23 #include <asm/perf_event.h>
24 #include <asm/sysreg.h>
27 #include <linux/acpi.h>
29 #include <linux/perf/arm_pmu.h>
30 #include <linux/platform_device.h>
33 * ARMv8 PMUv3 Performance Events handling code.
34 * Common event types (some are defined in asm/perf_event.h).
37 /* At least one of the following is required. */
38 #define ARMV8_PMUV3_PERFCTR_INST_RETIRED 0x08
39 #define ARMV8_PMUV3_PERFCTR_INST_SPEC 0x1B
41 /* Common architectural events. */
42 #define ARMV8_PMUV3_PERFCTR_LD_RETIRED 0x06
43 #define ARMV8_PMUV3_PERFCTR_ST_RETIRED 0x07
44 #define ARMV8_PMUV3_PERFCTR_EXC_TAKEN 0x09
45 #define ARMV8_PMUV3_PERFCTR_EXC_RETURN 0x0A
46 #define ARMV8_PMUV3_PERFCTR_CID_WRITE_RETIRED 0x0B
47 #define ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED 0x0C
48 #define ARMV8_PMUV3_PERFCTR_BR_IMMED_RETIRED 0x0D
49 #define ARMV8_PMUV3_PERFCTR_BR_RETURN_RETIRED 0x0E
50 #define ARMV8_PMUV3_PERFCTR_UNALIGNED_LDST_RETIRED 0x0F
51 #define ARMV8_PMUV3_PERFCTR_TTBR_WRITE_RETIRED 0x1C
52 #define ARMV8_PMUV3_PERFCTR_CHAIN 0x1E
53 #define ARMV8_PMUV3_PERFCTR_BR_RETIRED 0x21
55 /* Common microarchitectural events. */
56 #define ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL 0x01
57 #define ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL 0x02
58 #define ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL 0x05
59 #define ARMV8_PMUV3_PERFCTR_MEM_ACCESS 0x13
60 #define ARMV8_PMUV3_PERFCTR_L1I_CACHE 0x14
61 #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_WB 0x15
62 #define ARMV8_PMUV3_PERFCTR_L2D_CACHE 0x16
63 #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL 0x17
64 #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_WB 0x18
65 #define ARMV8_PMUV3_PERFCTR_BUS_ACCESS 0x19
66 #define ARMV8_PMUV3_PERFCTR_MEMORY_ERROR 0x1A
67 #define ARMV8_PMUV3_PERFCTR_BUS_CYCLES 0x1D
68 #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_ALLOCATE 0x1F
69 #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_ALLOCATE 0x20
70 #define ARMV8_PMUV3_PERFCTR_BR_MIS_PRED_RETIRED 0x22
71 #define ARMV8_PMUV3_PERFCTR_STALL_FRONTEND 0x23
72 #define ARMV8_PMUV3_PERFCTR_STALL_BACKEND 0x24
73 #define ARMV8_PMUV3_PERFCTR_L1D_TLB 0x25
74 #define ARMV8_PMUV3_PERFCTR_L1I_TLB 0x26
75 #define ARMV8_PMUV3_PERFCTR_L2I_CACHE 0x27
76 #define ARMV8_PMUV3_PERFCTR_L2I_CACHE_REFILL 0x28
77 #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_ALLOCATE 0x29
78 #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_REFILL 0x2A
79 #define ARMV8_PMUV3_PERFCTR_L3D_CACHE 0x2B
80 #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_WB 0x2C
81 #define ARMV8_PMUV3_PERFCTR_L2D_TLB_REFILL 0x2D
82 #define ARMV8_PMUV3_PERFCTR_L2I_TLB_REFILL 0x2E
83 #define ARMV8_PMUV3_PERFCTR_L2D_TLB 0x2F
84 #define ARMV8_PMUV3_PERFCTR_L2I_TLB 0x30
86 /* ARMv8 recommended implementation defined event types */
87 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD 0x40
88 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR 0x41
89 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD 0x42
90 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR 0x43
91 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_INNER 0x44
92 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_OUTER 0x45
93 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WB_VICTIM 0x46
94 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WB_CLEAN 0x47
95 #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_INVAL 0x48
97 #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD 0x4C
98 #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR 0x4D
99 #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD 0x4E
100 #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR 0x4F
101 #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_RD 0x50
102 #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WR 0x51
103 #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_REFILL_RD 0x52
104 #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_REFILL_WR 0x53
106 #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WB_VICTIM 0x56
107 #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WB_CLEAN 0x57
108 #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_INVAL 0x58
110 #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_REFILL_RD 0x5C
111 #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_REFILL_WR 0x5D
112 #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_RD 0x5E
113 #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_WR 0x5F
115 #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD 0x60
116 #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR 0x61
117 #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_SHARED 0x62
118 #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_NOT_SHARED 0x63
119 #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_NORMAL 0x64
120 #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_PERIPH 0x65
122 #define ARMV8_IMPDEF_PERFCTR_MEM_ACCESS_RD 0x66
123 #define ARMV8_IMPDEF_PERFCTR_MEM_ACCESS_WR 0x67
124 #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_LD_SPEC 0x68
125 #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_ST_SPEC 0x69
126 #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_LDST_SPEC 0x6A
128 #define ARMV8_IMPDEF_PERFCTR_LDREX_SPEC 0x6C
129 #define ARMV8_IMPDEF_PERFCTR_STREX_PASS_SPEC 0x6D
130 #define ARMV8_IMPDEF_PERFCTR_STREX_FAIL_SPEC 0x6E
131 #define ARMV8_IMPDEF_PERFCTR_STREX_SPEC 0x6F
132 #define ARMV8_IMPDEF_PERFCTR_LD_SPEC 0x70
133 #define ARMV8_IMPDEF_PERFCTR_ST_SPEC 0x71
134 #define ARMV8_IMPDEF_PERFCTR_LDST_SPEC 0x72
135 #define ARMV8_IMPDEF_PERFCTR_DP_SPEC 0x73
136 #define ARMV8_IMPDEF_PERFCTR_ASE_SPEC 0x74
137 #define ARMV8_IMPDEF_PERFCTR_VFP_SPEC 0x75
138 #define ARMV8_IMPDEF_PERFCTR_PC_WRITE_SPEC 0x76
139 #define ARMV8_IMPDEF_PERFCTR_CRYPTO_SPEC 0x77
140 #define ARMV8_IMPDEF_PERFCTR_BR_IMMED_SPEC 0x78
141 #define ARMV8_IMPDEF_PERFCTR_BR_RETURN_SPEC 0x79
142 #define ARMV8_IMPDEF_PERFCTR_BR_INDIRECT_SPEC 0x7A
144 #define ARMV8_IMPDEF_PERFCTR_ISB_SPEC 0x7C
145 #define ARMV8_IMPDEF_PERFCTR_DSB_SPEC 0x7D
146 #define ARMV8_IMPDEF_PERFCTR_DMB_SPEC 0x7E
148 #define ARMV8_IMPDEF_PERFCTR_EXC_UNDEF 0x81
149 #define ARMV8_IMPDEF_PERFCTR_EXC_SVC 0x82
150 #define ARMV8_IMPDEF_PERFCTR_EXC_PABORT 0x83
151 #define ARMV8_IMPDEF_PERFCTR_EXC_DABORT 0x84
153 #define ARMV8_IMPDEF_PERFCTR_EXC_IRQ 0x86
154 #define ARMV8_IMPDEF_PERFCTR_EXC_FIQ 0x87
155 #define ARMV8_IMPDEF_PERFCTR_EXC_SMC 0x88
157 #define ARMV8_IMPDEF_PERFCTR_EXC_HVC 0x8A
158 #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_PABORT 0x8B
159 #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_DABORT 0x8C
160 #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_OTHER 0x8D
161 #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_IRQ 0x8E
162 #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_FIQ 0x8F
163 #define ARMV8_IMPDEF_PERFCTR_RC_LD_SPEC 0x90
164 #define ARMV8_IMPDEF_PERFCTR_RC_ST_SPEC 0x91
166 #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_RD 0xA0
167 #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WR 0xA1
168 #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_REFILL_RD 0xA2
169 #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_REFILL_WR 0xA3
171 #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WB_VICTIM 0xA6
172 #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WB_CLEAN 0xA7
173 #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_INVAL 0xA8
175 /* ARMv8 Cortex-A53 specific event types. */
176 #define ARMV8_A53_PERFCTR_PREF_LINEFILL 0xC2
178 /* ARMv8 Cavium ThunderX specific event types. */
179 #define ARMV8_THUNDER_PERFCTR_L1D_CACHE_MISS_ST 0xE9
180 #define ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_ACCESS 0xEA
181 #define ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_MISS 0xEB
182 #define ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_ACCESS 0xEC
183 #define ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_MISS 0xED
185 /* PMUv3 HW events mapping. */
188 * ARMv8 Architectural defined events, not all of these may
189 * be supported on any given implementation. Undefined events will
190 * be disabled at run-time.
192 static const unsigned armv8_pmuv3_perf_map[PERF_COUNT_HW_MAX] = {
193 PERF_MAP_ALL_UNSUPPORTED,
194 [PERF_COUNT_HW_CPU_CYCLES] = ARMV8_PMUV3_PERFCTR_CPU_CYCLES,
195 [PERF_COUNT_HW_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_INST_RETIRED,
196 [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
197 [PERF_COUNT_HW_CACHE_MISSES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
198 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED,
199 [PERF_COUNT_HW_BRANCH_MISSES] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
200 [PERF_COUNT_HW_BUS_CYCLES] = ARMV8_PMUV3_PERFCTR_BUS_CYCLES,
201 [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = ARMV8_PMUV3_PERFCTR_STALL_FRONTEND,
202 [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = ARMV8_PMUV3_PERFCTR_STALL_BACKEND,
205 /* ARM Cortex-A53 HW events mapping. */
206 static const unsigned armv8_a53_perf_map[PERF_COUNT_HW_MAX] = {
207 PERF_MAP_ALL_UNSUPPORTED,
208 [PERF_COUNT_HW_CPU_CYCLES] = ARMV8_PMUV3_PERFCTR_CPU_CYCLES,
209 [PERF_COUNT_HW_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_INST_RETIRED,
210 [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
211 [PERF_COUNT_HW_CACHE_MISSES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
212 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED,
213 [PERF_COUNT_HW_BRANCH_MISSES] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
214 [PERF_COUNT_HW_BUS_CYCLES] = ARMV8_PMUV3_PERFCTR_BUS_CYCLES,
217 /* ARM Cortex-A57 and Cortex-A72 events mapping. */
218 static const unsigned armv8_a57_perf_map[PERF_COUNT_HW_MAX] = {
219 PERF_MAP_ALL_UNSUPPORTED,
220 [PERF_COUNT_HW_CPU_CYCLES] = ARMV8_PMUV3_PERFCTR_CPU_CYCLES,
221 [PERF_COUNT_HW_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_INST_RETIRED,
222 [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
223 [PERF_COUNT_HW_CACHE_MISSES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
224 [PERF_COUNT_HW_BRANCH_MISSES] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
225 [PERF_COUNT_HW_BUS_CYCLES] = ARMV8_PMUV3_PERFCTR_BUS_CYCLES,
228 static const unsigned armv8_thunder_perf_map[PERF_COUNT_HW_MAX] = {
229 PERF_MAP_ALL_UNSUPPORTED,
230 [PERF_COUNT_HW_CPU_CYCLES] = ARMV8_PMUV3_PERFCTR_CPU_CYCLES,
231 [PERF_COUNT_HW_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_INST_RETIRED,
232 [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
233 [PERF_COUNT_HW_CACHE_MISSES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
234 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED,
235 [PERF_COUNT_HW_BRANCH_MISSES] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
236 [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = ARMV8_PMUV3_PERFCTR_STALL_FRONTEND,
237 [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = ARMV8_PMUV3_PERFCTR_STALL_BACKEND,
240 /* Broadcom Vulcan events mapping */
241 static const unsigned armv8_vulcan_perf_map[PERF_COUNT_HW_MAX] = {
242 PERF_MAP_ALL_UNSUPPORTED,
243 [PERF_COUNT_HW_CPU_CYCLES] = ARMV8_PMUV3_PERFCTR_CPU_CYCLES,
244 [PERF_COUNT_HW_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_INST_RETIRED,
245 [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
246 [PERF_COUNT_HW_CACHE_MISSES] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
247 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV8_PMUV3_PERFCTR_BR_RETIRED,
248 [PERF_COUNT_HW_BRANCH_MISSES] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
249 [PERF_COUNT_HW_BUS_CYCLES] = ARMV8_PMUV3_PERFCTR_BUS_CYCLES,
250 [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = ARMV8_PMUV3_PERFCTR_STALL_FRONTEND,
251 [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = ARMV8_PMUV3_PERFCTR_STALL_BACKEND,
254 static const unsigned armv8_pmuv3_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
255 [PERF_COUNT_HW_CACHE_OP_MAX]
256 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
257 PERF_CACHE_MAP_ALL_UNSUPPORTED,
259 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
260 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
261 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
262 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
264 [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE,
265 [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL,
267 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL,
268 [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB,
270 [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL,
271 [C(ITLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB,
273 [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
274 [C(BPU)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
275 [C(BPU)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
276 [C(BPU)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
279 static const unsigned armv8_a53_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
280 [PERF_COUNT_HW_CACHE_OP_MAX]
281 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
282 PERF_CACHE_MAP_ALL_UNSUPPORTED,
284 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
285 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
286 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE,
287 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL,
288 [C(L1D)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_A53_PERFCTR_PREF_LINEFILL,
290 [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE,
291 [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL,
293 [C(LL)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE,
294 [C(LL)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL,
295 [C(LL)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE,
296 [C(LL)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL,
298 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL,
299 [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL,
301 [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
302 [C(BPU)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
303 [C(BPU)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
304 [C(BPU)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
307 static const unsigned armv8_a57_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
308 [PERF_COUNT_HW_CACHE_OP_MAX]
309 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
310 PERF_CACHE_MAP_ALL_UNSUPPORTED,
312 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD,
313 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD,
314 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR,
315 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR,
317 [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE,
318 [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL,
320 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD,
321 [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR,
323 [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL,
325 [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
326 [C(BPU)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
327 [C(BPU)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
328 [C(BPU)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
331 static const unsigned armv8_thunder_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
332 [PERF_COUNT_HW_CACHE_OP_MAX]
333 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
334 PERF_CACHE_MAP_ALL_UNSUPPORTED,
336 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD,
337 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD,
338 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR,
339 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_MISS_ST,
340 [C(L1D)][C(OP_PREFETCH)][C(RESULT_ACCESS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_ACCESS,
341 [C(L1D)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1D_CACHE_PREF_MISS,
343 [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE,
344 [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL,
345 [C(L1I)][C(OP_PREFETCH)][C(RESULT_ACCESS)] = ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_ACCESS,
346 [C(L1I)][C(OP_PREFETCH)][C(RESULT_MISS)] = ARMV8_THUNDER_PERFCTR_L1I_CACHE_PREF_MISS,
348 [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD,
349 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD,
350 [C(DTLB)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR,
351 [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR,
353 [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL,
355 [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
356 [C(BPU)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
357 [C(BPU)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
358 [C(BPU)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
361 static const unsigned armv8_vulcan_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
362 [PERF_COUNT_HW_CACHE_OP_MAX]
363 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
364 PERF_CACHE_MAP_ALL_UNSUPPORTED,
366 [C(L1D)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD,
367 [C(L1D)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD,
368 [C(L1D)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR,
369 [C(L1D)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR,
371 [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE,
372 [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL,
374 [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL,
375 [C(ITLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB,
377 [C(DTLB)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD,
378 [C(DTLB)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR,
379 [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD,
380 [C(DTLB)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR,
382 [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
383 [C(BPU)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
384 [C(BPU)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,
385 [C(BPU)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_BR_MIS_PRED,
387 [C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD,
388 [C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR,
392 armv8pmu_events_sysfs_show(struct device *dev,
393 struct device_attribute *attr, char *page)
395 struct perf_pmu_events_attr *pmu_attr;
397 pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
399 return sprintf(page, "event=0x%03llx\n", pmu_attr->id);
402 #define ARMV8_EVENT_ATTR_RESOLVE(m) #m
403 #define ARMV8_EVENT_ATTR(name, config) \
404 PMU_EVENT_ATTR(name, armv8_event_attr_##name, \
405 config, armv8pmu_events_sysfs_show)
407 ARMV8_EVENT_ATTR(sw_incr, ARMV8_PMUV3_PERFCTR_SW_INCR);
408 ARMV8_EVENT_ATTR(l1i_cache_refill, ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL);
409 ARMV8_EVENT_ATTR(l1i_tlb_refill, ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL);
410 ARMV8_EVENT_ATTR(l1d_cache_refill, ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL);
411 ARMV8_EVENT_ATTR(l1d_cache, ARMV8_PMUV3_PERFCTR_L1D_CACHE);
412 ARMV8_EVENT_ATTR(l1d_tlb_refill, ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL);
413 ARMV8_EVENT_ATTR(ld_retired, ARMV8_PMUV3_PERFCTR_LD_RETIRED);
414 ARMV8_EVENT_ATTR(st_retired, ARMV8_PMUV3_PERFCTR_ST_RETIRED);
415 ARMV8_EVENT_ATTR(inst_retired, ARMV8_PMUV3_PERFCTR_INST_RETIRED);
416 ARMV8_EVENT_ATTR(exc_taken, ARMV8_PMUV3_PERFCTR_EXC_TAKEN);
417 ARMV8_EVENT_ATTR(exc_return, ARMV8_PMUV3_PERFCTR_EXC_RETURN);
418 ARMV8_EVENT_ATTR(cid_write_retired, ARMV8_PMUV3_PERFCTR_CID_WRITE_RETIRED);
419 ARMV8_EVENT_ATTR(pc_write_retired, ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED);
420 ARMV8_EVENT_ATTR(br_immed_retired, ARMV8_PMUV3_PERFCTR_BR_IMMED_RETIRED);
421 ARMV8_EVENT_ATTR(br_return_retired, ARMV8_PMUV3_PERFCTR_BR_RETURN_RETIRED);
422 ARMV8_EVENT_ATTR(unaligned_ldst_retired, ARMV8_PMUV3_PERFCTR_UNALIGNED_LDST_RETIRED);
423 ARMV8_EVENT_ATTR(br_mis_pred, ARMV8_PMUV3_PERFCTR_BR_MIS_PRED);
424 ARMV8_EVENT_ATTR(cpu_cycles, ARMV8_PMUV3_PERFCTR_CPU_CYCLES);
425 ARMV8_EVENT_ATTR(br_pred, ARMV8_PMUV3_PERFCTR_BR_PRED);
426 ARMV8_EVENT_ATTR(mem_access, ARMV8_PMUV3_PERFCTR_MEM_ACCESS);
427 ARMV8_EVENT_ATTR(l1i_cache, ARMV8_PMUV3_PERFCTR_L1I_CACHE);
428 ARMV8_EVENT_ATTR(l1d_cache_wb, ARMV8_PMUV3_PERFCTR_L1D_CACHE_WB);
429 ARMV8_EVENT_ATTR(l2d_cache, ARMV8_PMUV3_PERFCTR_L2D_CACHE);
430 ARMV8_EVENT_ATTR(l2d_cache_refill, ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL);
431 ARMV8_EVENT_ATTR(l2d_cache_wb, ARMV8_PMUV3_PERFCTR_L2D_CACHE_WB);
432 ARMV8_EVENT_ATTR(bus_access, ARMV8_PMUV3_PERFCTR_BUS_ACCESS);
433 ARMV8_EVENT_ATTR(memory_error, ARMV8_PMUV3_PERFCTR_MEMORY_ERROR);
434 ARMV8_EVENT_ATTR(inst_spec, ARMV8_PMUV3_PERFCTR_INST_SPEC);
435 ARMV8_EVENT_ATTR(ttbr_write_retired, ARMV8_PMUV3_PERFCTR_TTBR_WRITE_RETIRED);
436 ARMV8_EVENT_ATTR(bus_cycles, ARMV8_PMUV3_PERFCTR_BUS_CYCLES);
437 /* Don't expose the chain event in /sys, since it's useless in isolation */
438 ARMV8_EVENT_ATTR(l1d_cache_allocate, ARMV8_PMUV3_PERFCTR_L1D_CACHE_ALLOCATE);
439 ARMV8_EVENT_ATTR(l2d_cache_allocate, ARMV8_PMUV3_PERFCTR_L2D_CACHE_ALLOCATE);
440 ARMV8_EVENT_ATTR(br_retired, ARMV8_PMUV3_PERFCTR_BR_RETIRED);
441 ARMV8_EVENT_ATTR(br_mis_pred_retired, ARMV8_PMUV3_PERFCTR_BR_MIS_PRED_RETIRED);
442 ARMV8_EVENT_ATTR(stall_frontend, ARMV8_PMUV3_PERFCTR_STALL_FRONTEND);
443 ARMV8_EVENT_ATTR(stall_backend, ARMV8_PMUV3_PERFCTR_STALL_BACKEND);
444 ARMV8_EVENT_ATTR(l1d_tlb, ARMV8_PMUV3_PERFCTR_L1D_TLB);
445 ARMV8_EVENT_ATTR(l1i_tlb, ARMV8_PMUV3_PERFCTR_L1I_TLB);
446 ARMV8_EVENT_ATTR(l2i_cache, ARMV8_PMUV3_PERFCTR_L2I_CACHE);
447 ARMV8_EVENT_ATTR(l2i_cache_refill, ARMV8_PMUV3_PERFCTR_L2I_CACHE_REFILL);
448 ARMV8_EVENT_ATTR(l3d_cache_allocate, ARMV8_PMUV3_PERFCTR_L3D_CACHE_ALLOCATE);
449 ARMV8_EVENT_ATTR(l3d_cache_refill, ARMV8_PMUV3_PERFCTR_L3D_CACHE_REFILL);
450 ARMV8_EVENT_ATTR(l3d_cache, ARMV8_PMUV3_PERFCTR_L3D_CACHE);
451 ARMV8_EVENT_ATTR(l3d_cache_wb, ARMV8_PMUV3_PERFCTR_L3D_CACHE_WB);
452 ARMV8_EVENT_ATTR(l2d_tlb_refill, ARMV8_PMUV3_PERFCTR_L2D_TLB_REFILL);
453 ARMV8_EVENT_ATTR(l2i_tlb_refill, ARMV8_PMUV3_PERFCTR_L2I_TLB_REFILL);
454 ARMV8_EVENT_ATTR(l2d_tlb, ARMV8_PMUV3_PERFCTR_L2D_TLB);
455 ARMV8_EVENT_ATTR(l2i_tlb, ARMV8_PMUV3_PERFCTR_L2I_TLB);
457 static struct attribute *armv8_pmuv3_event_attrs[] = {
458 &armv8_event_attr_sw_incr.attr.attr,
459 &armv8_event_attr_l1i_cache_refill.attr.attr,
460 &armv8_event_attr_l1i_tlb_refill.attr.attr,
461 &armv8_event_attr_l1d_cache_refill.attr.attr,
462 &armv8_event_attr_l1d_cache.attr.attr,
463 &armv8_event_attr_l1d_tlb_refill.attr.attr,
464 &armv8_event_attr_ld_retired.attr.attr,
465 &armv8_event_attr_st_retired.attr.attr,
466 &armv8_event_attr_inst_retired.attr.attr,
467 &armv8_event_attr_exc_taken.attr.attr,
468 &armv8_event_attr_exc_return.attr.attr,
469 &armv8_event_attr_cid_write_retired.attr.attr,
470 &armv8_event_attr_pc_write_retired.attr.attr,
471 &armv8_event_attr_br_immed_retired.attr.attr,
472 &armv8_event_attr_br_return_retired.attr.attr,
473 &armv8_event_attr_unaligned_ldst_retired.attr.attr,
474 &armv8_event_attr_br_mis_pred.attr.attr,
475 &armv8_event_attr_cpu_cycles.attr.attr,
476 &armv8_event_attr_br_pred.attr.attr,
477 &armv8_event_attr_mem_access.attr.attr,
478 &armv8_event_attr_l1i_cache.attr.attr,
479 &armv8_event_attr_l1d_cache_wb.attr.attr,
480 &armv8_event_attr_l2d_cache.attr.attr,
481 &armv8_event_attr_l2d_cache_refill.attr.attr,
482 &armv8_event_attr_l2d_cache_wb.attr.attr,
483 &armv8_event_attr_bus_access.attr.attr,
484 &armv8_event_attr_memory_error.attr.attr,
485 &armv8_event_attr_inst_spec.attr.attr,
486 &armv8_event_attr_ttbr_write_retired.attr.attr,
487 &armv8_event_attr_bus_cycles.attr.attr,
488 &armv8_event_attr_l1d_cache_allocate.attr.attr,
489 &armv8_event_attr_l2d_cache_allocate.attr.attr,
490 &armv8_event_attr_br_retired.attr.attr,
491 &armv8_event_attr_br_mis_pred_retired.attr.attr,
492 &armv8_event_attr_stall_frontend.attr.attr,
493 &armv8_event_attr_stall_backend.attr.attr,
494 &armv8_event_attr_l1d_tlb.attr.attr,
495 &armv8_event_attr_l1i_tlb.attr.attr,
496 &armv8_event_attr_l2i_cache.attr.attr,
497 &armv8_event_attr_l2i_cache_refill.attr.attr,
498 &armv8_event_attr_l3d_cache_allocate.attr.attr,
499 &armv8_event_attr_l3d_cache_refill.attr.attr,
500 &armv8_event_attr_l3d_cache.attr.attr,
501 &armv8_event_attr_l3d_cache_wb.attr.attr,
502 &armv8_event_attr_l2d_tlb_refill.attr.attr,
503 &armv8_event_attr_l2i_tlb_refill.attr.attr,
504 &armv8_event_attr_l2d_tlb.attr.attr,
505 &armv8_event_attr_l2i_tlb.attr.attr,
510 armv8pmu_event_attr_is_visible(struct kobject *kobj,
511 struct attribute *attr, int unused)
513 struct device *dev = kobj_to_dev(kobj);
514 struct pmu *pmu = dev_get_drvdata(dev);
515 struct arm_pmu *cpu_pmu = container_of(pmu, struct arm_pmu, pmu);
516 struct perf_pmu_events_attr *pmu_attr;
518 pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr.attr);
520 if (test_bit(pmu_attr->id, cpu_pmu->pmceid_bitmap))
526 static struct attribute_group armv8_pmuv3_events_attr_group = {
528 .attrs = armv8_pmuv3_event_attrs,
529 .is_visible = armv8pmu_event_attr_is_visible,
532 PMU_FORMAT_ATTR(event, "config:0-9");
534 static struct attribute *armv8_pmuv3_format_attrs[] = {
535 &format_attr_event.attr,
539 static struct attribute_group armv8_pmuv3_format_attr_group = {
541 .attrs = armv8_pmuv3_format_attrs,
545 * Perf Events' indices
547 #define ARMV8_IDX_CYCLE_COUNTER 0
548 #define ARMV8_IDX_COUNTER0 1
549 #define ARMV8_IDX_COUNTER_LAST(cpu_pmu) \
550 (ARMV8_IDX_CYCLE_COUNTER + cpu_pmu->num_events - 1)
553 * ARMv8 low level PMU access
557 * Perf Event to low level counters mapping
559 #define ARMV8_IDX_TO_COUNTER(x) \
560 (((x) - ARMV8_IDX_COUNTER0) & ARMV8_PMU_COUNTER_MASK)
562 static inline u32 armv8pmu_pmcr_read(void)
564 return read_sysreg(pmcr_el0);
567 static inline void armv8pmu_pmcr_write(u32 val)
569 val &= ARMV8_PMU_PMCR_MASK;
571 write_sysreg(val, pmcr_el0);
574 static inline int armv8pmu_has_overflowed(u32 pmovsr)
576 return pmovsr & ARMV8_PMU_OVERFLOWED_MASK;
579 static inline int armv8pmu_counter_valid(struct arm_pmu *cpu_pmu, int idx)
581 return idx >= ARMV8_IDX_CYCLE_COUNTER &&
582 idx <= ARMV8_IDX_COUNTER_LAST(cpu_pmu);
585 static inline int armv8pmu_counter_has_overflowed(u32 pmnc, int idx)
587 return pmnc & BIT(ARMV8_IDX_TO_COUNTER(idx));
590 static inline int armv8pmu_select_counter(int idx)
592 u32 counter = ARMV8_IDX_TO_COUNTER(idx);
593 write_sysreg(counter, pmselr_el0);
599 static inline u32 armv8pmu_read_counter(struct perf_event *event)
601 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
602 struct hw_perf_event *hwc = &event->hw;
606 if (!armv8pmu_counter_valid(cpu_pmu, idx))
607 pr_err("CPU%u reading wrong counter %d\n",
608 smp_processor_id(), idx);
609 else if (idx == ARMV8_IDX_CYCLE_COUNTER)
610 value = read_sysreg(pmccntr_el0);
611 else if (armv8pmu_select_counter(idx) == idx)
612 value = read_sysreg(pmxevcntr_el0);
617 static inline void armv8pmu_write_counter(struct perf_event *event, u32 value)
619 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
620 struct hw_perf_event *hwc = &event->hw;
623 if (!armv8pmu_counter_valid(cpu_pmu, idx))
624 pr_err("CPU%u writing wrong counter %d\n",
625 smp_processor_id(), idx);
626 else if (idx == ARMV8_IDX_CYCLE_COUNTER) {
628 * Set the upper 32bits as this is a 64bit counter but we only
629 * count using the lower 32bits and we want an interrupt when
632 u64 value64 = 0xffffffff00000000ULL | value;
634 write_sysreg(value64, pmccntr_el0);
635 } else if (armv8pmu_select_counter(idx) == idx)
636 write_sysreg(value, pmxevcntr_el0);
639 static inline void armv8pmu_write_evtype(int idx, u32 val)
641 if (armv8pmu_select_counter(idx) == idx) {
642 val &= ARMV8_PMU_EVTYPE_MASK;
643 write_sysreg(val, pmxevtyper_el0);
647 static inline int armv8pmu_enable_counter(int idx)
649 u32 counter = ARMV8_IDX_TO_COUNTER(idx);
650 write_sysreg(BIT(counter), pmcntenset_el0);
654 static inline int armv8pmu_disable_counter(int idx)
656 u32 counter = ARMV8_IDX_TO_COUNTER(idx);
657 write_sysreg(BIT(counter), pmcntenclr_el0);
661 static inline int armv8pmu_enable_intens(int idx)
663 u32 counter = ARMV8_IDX_TO_COUNTER(idx);
664 write_sysreg(BIT(counter), pmintenset_el1);
668 static inline int armv8pmu_disable_intens(int idx)
670 u32 counter = ARMV8_IDX_TO_COUNTER(idx);
671 write_sysreg(BIT(counter), pmintenclr_el1);
673 /* Clear the overflow flag in case an interrupt is pending. */
674 write_sysreg(BIT(counter), pmovsclr_el0);
680 static inline u32 armv8pmu_getreset_flags(void)
685 value = read_sysreg(pmovsclr_el0);
687 /* Write to clear flags */
688 value &= ARMV8_PMU_OVSR_MASK;
689 write_sysreg(value, pmovsclr_el0);
694 static void armv8pmu_enable_event(struct perf_event *event)
697 struct hw_perf_event *hwc = &event->hw;
698 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
699 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
703 * Enable counter and interrupt, and set the counter to count
704 * the event that we're interested in.
706 raw_spin_lock_irqsave(&events->pmu_lock, flags);
711 armv8pmu_disable_counter(idx);
714 * Set event (if destined for PMNx counters).
716 armv8pmu_write_evtype(idx, hwc->config_base);
719 * Enable interrupt for this counter
721 armv8pmu_enable_intens(idx);
726 armv8pmu_enable_counter(idx);
728 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
731 static void armv8pmu_disable_event(struct perf_event *event)
734 struct hw_perf_event *hwc = &event->hw;
735 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
736 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
740 * Disable counter and interrupt
742 raw_spin_lock_irqsave(&events->pmu_lock, flags);
747 armv8pmu_disable_counter(idx);
750 * Disable interrupt for this counter
752 armv8pmu_disable_intens(idx);
754 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
757 static irqreturn_t armv8pmu_handle_irq(int irq_num, void *dev)
760 struct perf_sample_data data;
761 struct arm_pmu *cpu_pmu = (struct arm_pmu *)dev;
762 struct pmu_hw_events *cpuc = this_cpu_ptr(cpu_pmu->hw_events);
763 struct pt_regs *regs;
767 * Get and reset the IRQ flags
769 pmovsr = armv8pmu_getreset_flags();
772 * Did an overflow occur?
774 if (!armv8pmu_has_overflowed(pmovsr))
778 * Handle the counter(s) overflow(s)
780 regs = get_irq_regs();
782 for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
783 struct perf_event *event = cpuc->events[idx];
784 struct hw_perf_event *hwc;
786 /* Ignore if we don't have an event. */
791 * We have a single interrupt for all counters. Check that
792 * each counter has overflowed before we process it.
794 if (!armv8pmu_counter_has_overflowed(pmovsr, idx))
798 armpmu_event_update(event);
799 perf_sample_data_init(&data, 0, hwc->last_period);
800 if (!armpmu_event_set_period(event))
803 if (perf_event_overflow(event, &data, regs))
804 cpu_pmu->disable(event);
808 * Handle the pending perf events.
810 * Note: this call *must* be run with interrupts disabled. For
811 * platforms that can have the PMU interrupts raised as an NMI, this
819 static void armv8pmu_start(struct arm_pmu *cpu_pmu)
822 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
824 raw_spin_lock_irqsave(&events->pmu_lock, flags);
825 /* Enable all counters */
826 armv8pmu_pmcr_write(armv8pmu_pmcr_read() | ARMV8_PMU_PMCR_E);
827 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
830 static void armv8pmu_stop(struct arm_pmu *cpu_pmu)
833 struct pmu_hw_events *events = this_cpu_ptr(cpu_pmu->hw_events);
835 raw_spin_lock_irqsave(&events->pmu_lock, flags);
836 /* Disable all counters */
837 armv8pmu_pmcr_write(armv8pmu_pmcr_read() & ~ARMV8_PMU_PMCR_E);
838 raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
841 static int armv8pmu_get_event_idx(struct pmu_hw_events *cpuc,
842 struct perf_event *event)
845 struct arm_pmu *cpu_pmu = to_arm_pmu(event->pmu);
846 struct hw_perf_event *hwc = &event->hw;
847 unsigned long evtype = hwc->config_base & ARMV8_PMU_EVTYPE_EVENT;
849 /* Always place a cycle counter into the cycle counter. */
850 if (evtype == ARMV8_PMUV3_PERFCTR_CPU_CYCLES) {
851 if (test_and_set_bit(ARMV8_IDX_CYCLE_COUNTER, cpuc->used_mask))
854 return ARMV8_IDX_CYCLE_COUNTER;
858 * For anything other than a cycle counter, try and use
859 * the events counters
861 for (idx = ARMV8_IDX_COUNTER0; idx < cpu_pmu->num_events; ++idx) {
862 if (!test_and_set_bit(idx, cpuc->used_mask))
866 /* The counters are all in use. */
871 * Add an event filter to a given event. This will only work for PMUv2 PMUs.
873 static int armv8pmu_set_event_filter(struct hw_perf_event *event,
874 struct perf_event_attr *attr)
876 unsigned long config_base = 0;
878 if (attr->exclude_idle)
880 if (is_kernel_in_hyp_mode() &&
881 attr->exclude_kernel != attr->exclude_hv)
883 if (attr->exclude_user)
884 config_base |= ARMV8_PMU_EXCLUDE_EL0;
885 if (!is_kernel_in_hyp_mode() && attr->exclude_kernel)
886 config_base |= ARMV8_PMU_EXCLUDE_EL1;
887 if (!attr->exclude_hv)
888 config_base |= ARMV8_PMU_INCLUDE_EL2;
891 * Install the filter into config_base as this is used to
892 * construct the event type.
894 event->config_base = config_base;
899 static void armv8pmu_reset(void *info)
901 struct arm_pmu *cpu_pmu = (struct arm_pmu *)info;
902 u32 idx, nb_cnt = cpu_pmu->num_events;
904 /* The counter and interrupt enable registers are unknown at reset. */
905 for (idx = ARMV8_IDX_CYCLE_COUNTER; idx < nb_cnt; ++idx) {
906 armv8pmu_disable_counter(idx);
907 armv8pmu_disable_intens(idx);
911 * Initialize & Reset PMNC. Request overflow interrupt for
912 * 64 bit cycle counter but cheat in armv8pmu_write_counter().
914 armv8pmu_pmcr_write(ARMV8_PMU_PMCR_P | ARMV8_PMU_PMCR_C |
918 static int armv8_pmuv3_map_event(struct perf_event *event)
921 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
923 hw_event_id = armpmu_map_event(event, &armv8_pmuv3_perf_map,
924 &armv8_pmuv3_perf_cache_map,
925 ARMV8_PMU_EVTYPE_EVENT);
929 /* disable micro/arch events not supported by this PMU */
930 if ((hw_event_id < ARMV8_PMUV3_MAX_COMMON_EVENTS) &&
931 !test_bit(hw_event_id, armpmu->pmceid_bitmap)) {
938 static int armv8_a53_map_event(struct perf_event *event)
940 return armpmu_map_event(event, &armv8_a53_perf_map,
941 &armv8_a53_perf_cache_map,
942 ARMV8_PMU_EVTYPE_EVENT);
945 static int armv8_a57_map_event(struct perf_event *event)
947 return armpmu_map_event(event, &armv8_a57_perf_map,
948 &armv8_a57_perf_cache_map,
949 ARMV8_PMU_EVTYPE_EVENT);
952 static int armv8_thunder_map_event(struct perf_event *event)
954 return armpmu_map_event(event, &armv8_thunder_perf_map,
955 &armv8_thunder_perf_cache_map,
956 ARMV8_PMU_EVTYPE_EVENT);
959 static int armv8_vulcan_map_event(struct perf_event *event)
961 return armpmu_map_event(event, &armv8_vulcan_perf_map,
962 &armv8_vulcan_perf_cache_map,
963 ARMV8_PMU_EVTYPE_EVENT);
966 struct armv8pmu_probe_info {
971 static void __armv8pmu_probe_pmu(void *info)
973 struct armv8pmu_probe_info *probe = info;
974 struct arm_pmu *cpu_pmu = probe->pmu;
979 dfr0 = read_sysreg(id_aa64dfr0_el1);
980 pmuver = cpuid_feature_extract_signed_field(dfr0,
981 ID_AA64DFR0_PMUVER_SHIFT);
985 probe->present = true;
987 /* Read the nb of CNTx counters supported from PMNC */
988 cpu_pmu->num_events = (armv8pmu_pmcr_read() >> ARMV8_PMU_PMCR_N_SHIFT)
989 & ARMV8_PMU_PMCR_N_MASK;
991 /* Add the CPU cycles counter */
992 cpu_pmu->num_events += 1;
994 pmceid[0] = read_sysreg(pmceid0_el0);
995 pmceid[1] = read_sysreg(pmceid1_el0);
997 bitmap_from_u32array(cpu_pmu->pmceid_bitmap,
998 ARMV8_PMUV3_MAX_COMMON_EVENTS, pmceid,
1002 static int armv8pmu_probe_pmu(struct arm_pmu *cpu_pmu)
1004 struct armv8pmu_probe_info probe = {
1010 ret = smp_call_function_any(&cpu_pmu->supported_cpus,
1011 __armv8pmu_probe_pmu,
1016 return probe.present ? 0 : -ENODEV;
1019 static int armv8_pmu_init(struct arm_pmu *cpu_pmu)
1021 int ret = armv8pmu_probe_pmu(cpu_pmu);
1025 cpu_pmu->handle_irq = armv8pmu_handle_irq,
1026 cpu_pmu->enable = armv8pmu_enable_event,
1027 cpu_pmu->disable = armv8pmu_disable_event,
1028 cpu_pmu->read_counter = armv8pmu_read_counter,
1029 cpu_pmu->write_counter = armv8pmu_write_counter,
1030 cpu_pmu->get_event_idx = armv8pmu_get_event_idx,
1031 cpu_pmu->start = armv8pmu_start,
1032 cpu_pmu->stop = armv8pmu_stop,
1033 cpu_pmu->reset = armv8pmu_reset,
1034 cpu_pmu->max_period = (1LLU << 32) - 1,
1035 cpu_pmu->set_event_filter = armv8pmu_set_event_filter;
1040 static int armv8_pmuv3_init(struct arm_pmu *cpu_pmu)
1042 int ret = armv8_pmu_init(cpu_pmu);
1046 cpu_pmu->name = "armv8_pmuv3";
1047 cpu_pmu->map_event = armv8_pmuv3_map_event;
1048 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] =
1049 &armv8_pmuv3_events_attr_group;
1050 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] =
1051 &armv8_pmuv3_format_attr_group;
1056 static int armv8_a53_pmu_init(struct arm_pmu *cpu_pmu)
1058 int ret = armv8_pmu_init(cpu_pmu);
1062 cpu_pmu->name = "armv8_cortex_a53";
1063 cpu_pmu->map_event = armv8_a53_map_event;
1064 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] =
1065 &armv8_pmuv3_events_attr_group;
1066 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] =
1067 &armv8_pmuv3_format_attr_group;
1072 static int armv8_a57_pmu_init(struct arm_pmu *cpu_pmu)
1074 int ret = armv8_pmu_init(cpu_pmu);
1078 cpu_pmu->name = "armv8_cortex_a57";
1079 cpu_pmu->map_event = armv8_a57_map_event;
1080 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] =
1081 &armv8_pmuv3_events_attr_group;
1082 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] =
1083 &armv8_pmuv3_format_attr_group;
1088 static int armv8_a72_pmu_init(struct arm_pmu *cpu_pmu)
1090 int ret = armv8_pmu_init(cpu_pmu);
1094 cpu_pmu->name = "armv8_cortex_a72";
1095 cpu_pmu->map_event = armv8_a57_map_event;
1096 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] =
1097 &armv8_pmuv3_events_attr_group;
1098 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] =
1099 &armv8_pmuv3_format_attr_group;
1104 static int armv8_thunder_pmu_init(struct arm_pmu *cpu_pmu)
1106 int ret = armv8_pmu_init(cpu_pmu);
1110 cpu_pmu->name = "armv8_cavium_thunder";
1111 cpu_pmu->map_event = armv8_thunder_map_event;
1112 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] =
1113 &armv8_pmuv3_events_attr_group;
1114 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] =
1115 &armv8_pmuv3_format_attr_group;
1120 static int armv8_vulcan_pmu_init(struct arm_pmu *cpu_pmu)
1122 int ret = armv8_pmu_init(cpu_pmu);
1126 cpu_pmu->name = "armv8_brcm_vulcan";
1127 cpu_pmu->map_event = armv8_vulcan_map_event;
1128 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] =
1129 &armv8_pmuv3_events_attr_group;
1130 cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] =
1131 &armv8_pmuv3_format_attr_group;
1136 static const struct of_device_id armv8_pmu_of_device_ids[] = {
1137 {.compatible = "arm,armv8-pmuv3", .data = armv8_pmuv3_init},
1138 {.compatible = "arm,cortex-a53-pmu", .data = armv8_a53_pmu_init},
1139 {.compatible = "arm,cortex-a57-pmu", .data = armv8_a57_pmu_init},
1140 {.compatible = "arm,cortex-a72-pmu", .data = armv8_a72_pmu_init},
1141 {.compatible = "cavium,thunder-pmu", .data = armv8_thunder_pmu_init},
1142 {.compatible = "brcm,vulcan-pmu", .data = armv8_vulcan_pmu_init},
1146 static int armv8_pmu_device_probe(struct platform_device *pdev)
1148 return arm_pmu_device_probe(pdev, armv8_pmu_of_device_ids, NULL);
1151 static struct platform_driver armv8_pmu_driver = {
1153 .name = ARMV8_PMU_PDEV_NAME,
1154 .of_match_table = armv8_pmu_of_device_ids,
1156 .probe = armv8_pmu_device_probe,
1159 static int __init armv8_pmu_driver_init(void)
1162 return platform_driver_register(&armv8_pmu_driver);
1164 return arm_pmu_acpi_probe(armv8_pmuv3_init);
1166 device_initcall(armv8_pmu_driver_init)