]> asedeno.scripts.mit.edu Git - linux.git/blob - arch/x86/hyperv/hv_apic.c
x86/hyper-v: Trace PV IPI send
[linux.git] / arch / x86 / hyperv / hv_apic.c
1 // SPDX-License-Identifier: GPL-2.0
2
3 /*
4  * Hyper-V specific APIC code.
5  *
6  * Copyright (C) 2018, Microsoft, Inc.
7  *
8  * Author : K. Y. Srinivasan <kys@microsoft.com>
9  *
10  * This program is free software; you can redistribute it and/or modify it
11  * under the terms of the GNU General Public License version 2 as published
12  * by the Free Software Foundation.
13  *
14  * This program is distributed in the hope that it will be useful, but
15  * WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
17  * NON INFRINGEMENT.  See the GNU General Public License for more
18  * details.
19  *
20  */
21
22 #include <linux/types.h>
23 #include <linux/version.h>
24 #include <linux/vmalloc.h>
25 #include <linux/mm.h>
26 #include <linux/clockchips.h>
27 #include <linux/hyperv.h>
28 #include <linux/slab.h>
29 #include <linux/cpuhotplug.h>
30 #include <asm/hypervisor.h>
31 #include <asm/mshyperv.h>
32 #include <asm/apic.h>
33
34 #include <asm/trace/hyperv.h>
35
36 static struct apic orig_apic;
37
38 static u64 hv_apic_icr_read(void)
39 {
40         u64 reg_val;
41
42         rdmsrl(HV_X64_MSR_ICR, reg_val);
43         return reg_val;
44 }
45
46 static void hv_apic_icr_write(u32 low, u32 id)
47 {
48         u64 reg_val;
49
50         reg_val = SET_APIC_DEST_FIELD(id);
51         reg_val = reg_val << 32;
52         reg_val |= low;
53
54         wrmsrl(HV_X64_MSR_ICR, reg_val);
55 }
56
57 static u32 hv_apic_read(u32 reg)
58 {
59         u32 reg_val, hi;
60
61         switch (reg) {
62         case APIC_EOI:
63                 rdmsr(HV_X64_MSR_EOI, reg_val, hi);
64                 return reg_val;
65         case APIC_TASKPRI:
66                 rdmsr(HV_X64_MSR_TPR, reg_val, hi);
67                 return reg_val;
68
69         default:
70                 return native_apic_mem_read(reg);
71         }
72 }
73
74 static void hv_apic_write(u32 reg, u32 val)
75 {
76         switch (reg) {
77         case APIC_EOI:
78                 wrmsr(HV_X64_MSR_EOI, val, 0);
79                 break;
80         case APIC_TASKPRI:
81                 wrmsr(HV_X64_MSR_TPR, val, 0);
82                 break;
83         default:
84                 native_apic_mem_write(reg, val);
85         }
86 }
87
88 static void hv_apic_eoi_write(u32 reg, u32 val)
89 {
90         wrmsr(HV_X64_MSR_EOI, val, 0);
91 }
92
93 /*
94  * IPI implementation on Hyper-V.
95  */
96 static bool __send_ipi_mask_ex(const struct cpumask *mask, int vector)
97 {
98         struct ipi_arg_ex **arg;
99         struct ipi_arg_ex *ipi_arg;
100         unsigned long flags;
101         int nr_bank = 0;
102         int ret = 1;
103
104         if (!(ms_hyperv.hints & HV_X64_EX_PROCESSOR_MASKS_RECOMMENDED))
105                 return false;
106
107         local_irq_save(flags);
108         arg = (struct ipi_arg_ex **)this_cpu_ptr(hyperv_pcpu_input_arg);
109
110         ipi_arg = *arg;
111         if (unlikely(!ipi_arg))
112                 goto ipi_mask_ex_done;
113
114         ipi_arg->vector = vector;
115         ipi_arg->reserved = 0;
116         ipi_arg->vp_set.valid_bank_mask = 0;
117
118         if (!cpumask_equal(mask, cpu_present_mask)) {
119                 ipi_arg->vp_set.format = HV_GENERIC_SET_SPARSE_4K;
120                 nr_bank = cpumask_to_vpset(&(ipi_arg->vp_set), mask);
121         }
122         if (!nr_bank)
123                 ipi_arg->vp_set.format = HV_GENERIC_SET_ALL;
124
125         ret = hv_do_rep_hypercall(HVCALL_SEND_IPI_EX, 0, nr_bank,
126                               ipi_arg, NULL);
127
128 ipi_mask_ex_done:
129         local_irq_restore(flags);
130         return ((ret == 0) ? true : false);
131 }
132
133 static bool __send_ipi_mask(const struct cpumask *mask, int vector)
134 {
135         int cur_cpu, vcpu;
136         struct ipi_arg_non_ex ipi_arg;
137         int ret = 1;
138
139         trace_hyperv_send_ipi_mask(mask, vector);
140
141         if (cpumask_empty(mask))
142                 return true;
143
144         if (!hv_hypercall_pg)
145                 return false;
146
147         if ((vector < HV_IPI_LOW_VECTOR) || (vector > HV_IPI_HIGH_VECTOR))
148                 return false;
149
150         /*
151          * From the supplied CPU set we need to figure out if we can get away
152          * with cheaper HVCALL_SEND_IPI hypercall. This is possible when the
153          * highest VP number in the set is < 64. As VP numbers are usually in
154          * ascending order and match Linux CPU ids, here is an optimization:
155          * we check the VP number for the highest bit in the supplied set first
156          * so we can quickly find out if using HVCALL_SEND_IPI_EX hypercall is
157          * a must. We will also check all VP numbers when walking the supplied
158          * CPU set to remain correct in all cases.
159          */
160         if (hv_cpu_number_to_vp_number(cpumask_last(mask)) >= 64)
161                 goto do_ex_hypercall;
162
163         ipi_arg.vector = vector;
164         ipi_arg.cpu_mask = 0;
165
166         for_each_cpu(cur_cpu, mask) {
167                 vcpu = hv_cpu_number_to_vp_number(cur_cpu);
168                 /*
169                  * This particular version of the IPI hypercall can
170                  * only target upto 64 CPUs.
171                  */
172                 if (vcpu >= 64)
173                         goto do_ex_hypercall;
174
175                 __set_bit(vcpu, (unsigned long *)&ipi_arg.cpu_mask);
176         }
177
178         ret = hv_do_fast_hypercall16(HVCALL_SEND_IPI, ipi_arg.vector,
179                                      ipi_arg.cpu_mask);
180         return ((ret == 0) ? true : false);
181
182 do_ex_hypercall:
183         return __send_ipi_mask_ex(mask, vector);
184 }
185
186 static bool __send_ipi_one(int cpu, int vector)
187 {
188         struct cpumask mask = CPU_MASK_NONE;
189
190         cpumask_set_cpu(cpu, &mask);
191         return __send_ipi_mask(&mask, vector);
192 }
193
194 static void hv_send_ipi(int cpu, int vector)
195 {
196         if (!__send_ipi_one(cpu, vector))
197                 orig_apic.send_IPI(cpu, vector);
198 }
199
200 static void hv_send_ipi_mask(const struct cpumask *mask, int vector)
201 {
202         if (!__send_ipi_mask(mask, vector))
203                 orig_apic.send_IPI_mask(mask, vector);
204 }
205
206 static void hv_send_ipi_mask_allbutself(const struct cpumask *mask, int vector)
207 {
208         unsigned int this_cpu = smp_processor_id();
209         struct cpumask new_mask;
210         const struct cpumask *local_mask;
211
212         cpumask_copy(&new_mask, mask);
213         cpumask_clear_cpu(this_cpu, &new_mask);
214         local_mask = &new_mask;
215         if (!__send_ipi_mask(local_mask, vector))
216                 orig_apic.send_IPI_mask_allbutself(mask, vector);
217 }
218
219 static void hv_send_ipi_allbutself(int vector)
220 {
221         hv_send_ipi_mask_allbutself(cpu_online_mask, vector);
222 }
223
224 static void hv_send_ipi_all(int vector)
225 {
226         if (!__send_ipi_mask(cpu_online_mask, vector))
227                 orig_apic.send_IPI_all(vector);
228 }
229
230 static void hv_send_ipi_self(int vector)
231 {
232         if (!__send_ipi_one(smp_processor_id(), vector))
233                 orig_apic.send_IPI_self(vector);
234 }
235
236 void __init hv_apic_init(void)
237 {
238         if (ms_hyperv.hints & HV_X64_CLUSTER_IPI_RECOMMENDED) {
239                 pr_info("Hyper-V: Using IPI hypercalls\n");
240                 /*
241                  * Set the IPI entry points.
242                  */
243                 orig_apic = *apic;
244
245                 apic->send_IPI = hv_send_ipi;
246                 apic->send_IPI_mask = hv_send_ipi_mask;
247                 apic->send_IPI_mask_allbutself = hv_send_ipi_mask_allbutself;
248                 apic->send_IPI_allbutself = hv_send_ipi_allbutself;
249                 apic->send_IPI_all = hv_send_ipi_all;
250                 apic->send_IPI_self = hv_send_ipi_self;
251         }
252
253         if (ms_hyperv.hints & HV_X64_APIC_ACCESS_RECOMMENDED) {
254                 pr_info("Hyper-V: Using MSR based APIC access\n");
255                 apic_set_eoi_write(hv_apic_eoi_write);
256                 apic->read      = hv_apic_read;
257                 apic->write     = hv_apic_write;
258                 apic->icr_write = hv_apic_icr_write;
259                 apic->icr_read  = hv_apic_icr_read;
260         }
261 }