2 * ti-sysc.c - Texas Instruments sysc interconnect target driver
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
8 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9 * kind, whether express or implied; without even the implied warranty
10 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
15 #include <linux/clk.h>
16 #include <linux/clkdev.h>
17 #include <linux/delay.h>
18 #include <linux/module.h>
19 #include <linux/platform_device.h>
20 #include <linux/pm_domain.h>
21 #include <linux/pm_runtime.h>
22 #include <linux/reset.h>
23 #include <linux/of_address.h>
24 #include <linux/of_platform.h>
25 #include <linux/slab.h>
26 #include <linux/iopoll.h>
28 #include <linux/platform_data/ti-sysc.h>
30 #include <dt-bindings/bus/ti-sysc.h>
32 #define MAX_MODULE_SOFTRESET_WAIT 10000
34 static const char * const reg_names[] = { "rev", "sysc", "syss", };
50 static const char * const clock_names[SYSC_MAX_CLOCKS] = {
51 "fck", "ick", "opt0", "opt1", "opt2", "opt3", "opt4",
52 "opt5", "opt6", "opt7",
55 #define SYSC_IDLEMODE_MASK 3
56 #define SYSC_CLOCKACTIVITY_MASK 3
59 * struct sysc - TI sysc interconnect target module registers and capabilities
60 * @dev: struct device pointer
61 * @module_pa: physical address of the interconnect target module
62 * @module_size: size of the interconnect target module
63 * @module_va: virtual address of the interconnect target module
64 * @offsets: register offsets from module base
65 * @clocks: clocks used by the interconnect target module
66 * @clock_roles: clock role names for the found clocks
67 * @nr_clocks: number of clocks used by the interconnect target module
68 * @legacy_mode: configured for legacy mode if set
69 * @cap: interconnect target module capabilities
70 * @cfg: interconnect target module configuration
71 * @name: name if available
72 * @revision: interconnect target module revision
73 * @needs_resume: runtime resume needed on resume from suspend
74 * @clk_enable_quirk: module specific clock enable quirk
75 * @clk_disable_quirk: module specific clock disable quirk
76 * @reset_done_quirk: module specific reset done quirk
82 void __iomem *module_va;
83 int offsets[SYSC_MAX_REGS];
84 struct ti_sysc_module_data *mdata;
86 const char **clock_roles;
88 struct reset_control *rsts;
89 const char *legacy_mode;
90 const struct sysc_capabilities *cap;
91 struct sysc_config cfg;
92 struct ti_sysc_cookie cookie;
95 unsigned int enabled:1;
96 unsigned int needs_resume:1;
97 unsigned int child_needs_resume:1;
98 unsigned int disable_on_idle:1;
99 struct delayed_work idle_work;
100 void (*clk_enable_quirk)(struct sysc *sysc);
101 void (*clk_disable_quirk)(struct sysc *sysc);
102 void (*reset_done_quirk)(struct sysc *sysc);
105 static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
108 static void sysc_write(struct sysc *ddata, int offset, u32 value)
110 if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
111 writew_relaxed(value & 0xffff, ddata->module_va + offset);
113 /* Only i2c revision has LO and HI register with stride of 4 */
114 if (ddata->offsets[SYSC_REVISION] >= 0 &&
115 offset == ddata->offsets[SYSC_REVISION]) {
116 u16 hi = value >> 16;
118 writew_relaxed(hi, ddata->module_va + offset + 4);
124 writel_relaxed(value, ddata->module_va + offset);
127 static u32 sysc_read(struct sysc *ddata, int offset)
129 if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
132 val = readw_relaxed(ddata->module_va + offset);
134 /* Only i2c revision has LO and HI register with stride of 4 */
135 if (ddata->offsets[SYSC_REVISION] >= 0 &&
136 offset == ddata->offsets[SYSC_REVISION]) {
137 u16 tmp = readw_relaxed(ddata->module_va + offset + 4);
145 return readl_relaxed(ddata->module_va + offset);
148 static bool sysc_opt_clks_needed(struct sysc *ddata)
150 return !!(ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_NEEDED);
153 static u32 sysc_read_revision(struct sysc *ddata)
155 int offset = ddata->offsets[SYSC_REVISION];
160 return sysc_read(ddata, offset);
163 static u32 sysc_read_sysconfig(struct sysc *ddata)
165 int offset = ddata->offsets[SYSC_SYSCONFIG];
170 return sysc_read(ddata, offset);
173 static u32 sysc_read_sysstatus(struct sysc *ddata)
175 int offset = ddata->offsets[SYSC_SYSSTATUS];
180 return sysc_read(ddata, offset);
183 static int sysc_add_named_clock_from_child(struct sysc *ddata,
185 const char *optfck_name)
187 struct device_node *np = ddata->dev->of_node;
188 struct device_node *child;
189 struct clk_lookup *cl;
198 /* Does the clock alias already exist? */
199 clock = of_clk_get_by_name(np, n);
200 if (!IS_ERR(clock)) {
206 child = of_get_next_available_child(np, NULL);
210 clock = devm_get_clk_from_child(ddata->dev, child, name);
212 return PTR_ERR(clock);
215 * Use clkdev_add() instead of clkdev_alloc() to avoid the MAX_DEV_ID
216 * limit for clk_get(). If cl ever needs to be freed, it should be done
217 * with clkdev_drop().
219 cl = kcalloc(1, sizeof(*cl), GFP_KERNEL);
224 cl->dev_id = dev_name(ddata->dev);
233 static int sysc_init_ext_opt_clock(struct sysc *ddata, const char *name)
235 const char *optfck_name;
238 if (ddata->nr_clocks < SYSC_OPTFCK0)
239 index = SYSC_OPTFCK0;
241 index = ddata->nr_clocks;
246 optfck_name = clock_names[index];
248 error = sysc_add_named_clock_from_child(ddata, name, optfck_name);
252 ddata->clock_roles[index] = optfck_name;
258 static int sysc_get_one_clock(struct sysc *ddata, const char *name)
260 int error, i, index = -ENODEV;
262 if (!strncmp(clock_names[SYSC_FCK], name, 3))
264 else if (!strncmp(clock_names[SYSC_ICK], name, 3))
268 for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
269 if (!ddata->clocks[i]) {
277 dev_err(ddata->dev, "clock %s not added\n", name);
281 ddata->clocks[index] = devm_clk_get(ddata->dev, name);
282 if (IS_ERR(ddata->clocks[index])) {
283 if (PTR_ERR(ddata->clocks[index]) == -ENOENT)
286 dev_err(ddata->dev, "clock get error for %s: %li\n",
287 name, PTR_ERR(ddata->clocks[index]));
289 return PTR_ERR(ddata->clocks[index]);
292 error = clk_prepare(ddata->clocks[index]);
294 dev_err(ddata->dev, "clock prepare error for %s: %i\n",
303 static int sysc_get_clocks(struct sysc *ddata)
305 struct device_node *np = ddata->dev->of_node;
306 struct property *prop;
308 int nr_fck = 0, nr_ick = 0, i, error = 0;
310 ddata->clock_roles = devm_kcalloc(ddata->dev,
312 sizeof(*ddata->clock_roles),
314 if (!ddata->clock_roles)
317 of_property_for_each_string(np, "clock-names", prop, name) {
318 if (!strncmp(clock_names[SYSC_FCK], name, 3))
320 if (!strncmp(clock_names[SYSC_ICK], name, 3))
322 ddata->clock_roles[ddata->nr_clocks] = name;
326 if (ddata->nr_clocks < 1)
329 if ((ddata->cfg.quirks & SYSC_QUIRK_EXT_OPT_CLOCK)) {
330 error = sysc_init_ext_opt_clock(ddata, NULL);
335 if (ddata->nr_clocks > SYSC_MAX_CLOCKS) {
336 dev_err(ddata->dev, "too many clocks for %pOF\n", np);
341 if (nr_fck > 1 || nr_ick > 1) {
342 dev_err(ddata->dev, "max one fck and ick for %pOF\n", np);
347 ddata->clocks = devm_kcalloc(ddata->dev,
348 ddata->nr_clocks, sizeof(*ddata->clocks),
353 for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
354 const char *name = ddata->clock_roles[i];
359 error = sysc_get_one_clock(ddata, name);
360 if (error && error != -ENOENT)
367 static int sysc_enable_main_clocks(struct sysc *ddata)
375 for (i = 0; i < SYSC_OPTFCK0; i++) {
376 clock = ddata->clocks[i];
378 /* Main clocks may not have ick */
379 if (IS_ERR_OR_NULL(clock))
382 error = clk_enable(clock);
390 for (i--; i >= 0; i--) {
391 clock = ddata->clocks[i];
393 /* Main clocks may not have ick */
394 if (IS_ERR_OR_NULL(clock))
403 static void sysc_disable_main_clocks(struct sysc *ddata)
411 for (i = 0; i < SYSC_OPTFCK0; i++) {
412 clock = ddata->clocks[i];
413 if (IS_ERR_OR_NULL(clock))
420 static int sysc_enable_opt_clocks(struct sysc *ddata)
428 for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
429 clock = ddata->clocks[i];
431 /* Assume no holes for opt clocks */
432 if (IS_ERR_OR_NULL(clock))
435 error = clk_enable(clock);
443 for (i--; i >= 0; i--) {
444 clock = ddata->clocks[i];
445 if (IS_ERR_OR_NULL(clock))
454 static void sysc_disable_opt_clocks(struct sysc *ddata)
462 for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
463 clock = ddata->clocks[i];
465 /* Assume no holes for opt clocks */
466 if (IS_ERR_OR_NULL(clock))
473 static void sysc_clkdm_deny_idle(struct sysc *ddata)
475 struct ti_sysc_platform_data *pdata;
477 if (ddata->legacy_mode)
480 pdata = dev_get_platdata(ddata->dev);
481 if (pdata && pdata->clkdm_deny_idle)
482 pdata->clkdm_deny_idle(ddata->dev, &ddata->cookie);
485 static void sysc_clkdm_allow_idle(struct sysc *ddata)
487 struct ti_sysc_platform_data *pdata;
489 if (ddata->legacy_mode)
492 pdata = dev_get_platdata(ddata->dev);
493 if (pdata && pdata->clkdm_allow_idle)
494 pdata->clkdm_allow_idle(ddata->dev, &ddata->cookie);
498 * sysc_init_resets - init rstctrl reset line if configured
499 * @ddata: device driver data
501 * See sysc_rstctrl_reset_deassert().
503 static int sysc_init_resets(struct sysc *ddata)
506 devm_reset_control_get_optional(ddata->dev, "rstctrl");
507 if (IS_ERR(ddata->rsts))
508 return PTR_ERR(ddata->rsts);
514 * sysc_parse_and_check_child_range - parses module IO region from ranges
515 * @ddata: device driver data
517 * In general we only need rev, syss, and sysc registers and not the whole
518 * module range. But we do want the offsets for these registers from the
519 * module base. This allows us to check them against the legacy hwmod
520 * platform data. Let's also check the ranges are configured properly.
522 static int sysc_parse_and_check_child_range(struct sysc *ddata)
524 struct device_node *np = ddata->dev->of_node;
525 const __be32 *ranges;
526 u32 nr_addr, nr_size;
529 ranges = of_get_property(np, "ranges", &len);
531 dev_err(ddata->dev, "missing ranges for %pOF\n", np);
536 len /= sizeof(*ranges);
539 dev_err(ddata->dev, "incomplete ranges for %pOF\n", np);
544 error = of_property_read_u32(np, "#address-cells", &nr_addr);
548 error = of_property_read_u32(np, "#size-cells", &nr_size);
552 if (nr_addr != 1 || nr_size != 1) {
553 dev_err(ddata->dev, "invalid ranges for %pOF\n", np);
559 ddata->module_pa = of_translate_address(np, ranges++);
560 ddata->module_size = be32_to_cpup(ranges);
565 static struct device_node *stdout_path;
567 static void sysc_init_stdout_path(struct sysc *ddata)
569 struct device_node *np = NULL;
572 if (IS_ERR(stdout_path))
578 np = of_find_node_by_path("/chosen");
582 uart = of_get_property(np, "stdout-path", NULL);
586 np = of_find_node_by_path(uart);
595 stdout_path = ERR_PTR(-ENODEV);
598 static void sysc_check_quirk_stdout(struct sysc *ddata,
599 struct device_node *np)
601 sysc_init_stdout_path(ddata);
602 if (np != stdout_path)
605 ddata->cfg.quirks |= SYSC_QUIRK_NO_IDLE_ON_INIT |
606 SYSC_QUIRK_NO_RESET_ON_INIT;
610 * sysc_check_one_child - check child configuration
611 * @ddata: device driver data
612 * @np: child device node
614 * Let's avoid messy situations where we have new interconnect target
615 * node but children have "ti,hwmods". These belong to the interconnect
616 * target node and are managed by this driver.
618 static int sysc_check_one_child(struct sysc *ddata,
619 struct device_node *np)
623 name = of_get_property(np, "ti,hwmods", NULL);
625 dev_warn(ddata->dev, "really a child ti,hwmods property?");
627 sysc_check_quirk_stdout(ddata, np);
628 sysc_parse_dts_quirks(ddata, np, true);
633 static int sysc_check_children(struct sysc *ddata)
635 struct device_node *child;
638 for_each_child_of_node(ddata->dev->of_node, child) {
639 error = sysc_check_one_child(ddata, child);
648 * So far only I2C uses 16-bit read access with clockactivity with revision
649 * in two registers with stride of 4. We can detect this based on the rev
650 * register size to configure things far enough to be able to properly read
651 * the revision register.
653 static void sysc_check_quirk_16bit(struct sysc *ddata, struct resource *res)
655 if (resource_size(res) == 8)
656 ddata->cfg.quirks |= SYSC_QUIRK_16BIT | SYSC_QUIRK_USE_CLOCKACT;
660 * sysc_parse_one - parses the interconnect target module registers
661 * @ddata: device driver data
662 * @reg: register to parse
664 static int sysc_parse_one(struct sysc *ddata, enum sysc_registers reg)
666 struct resource *res;
673 name = reg_names[reg];
679 res = platform_get_resource_byname(to_platform_device(ddata->dev),
680 IORESOURCE_MEM, name);
682 ddata->offsets[reg] = -ENODEV;
687 ddata->offsets[reg] = res->start - ddata->module_pa;
688 if (reg == SYSC_REVISION)
689 sysc_check_quirk_16bit(ddata, res);
694 static int sysc_parse_registers(struct sysc *ddata)
698 for (i = 0; i < SYSC_MAX_REGS; i++) {
699 error = sysc_parse_one(ddata, i);
708 * sysc_check_registers - check for misconfigured register overlaps
709 * @ddata: device driver data
711 static int sysc_check_registers(struct sysc *ddata)
713 int i, j, nr_regs = 0, nr_matches = 0;
715 for (i = 0; i < SYSC_MAX_REGS; i++) {
716 if (ddata->offsets[i] < 0)
719 if (ddata->offsets[i] > (ddata->module_size - 4)) {
720 dev_err(ddata->dev, "register outside module range");
725 for (j = 0; j < SYSC_MAX_REGS; j++) {
726 if (ddata->offsets[j] < 0)
729 if (ddata->offsets[i] == ddata->offsets[j])
735 if (nr_matches > nr_regs) {
736 dev_err(ddata->dev, "overlapping registers: (%i/%i)",
737 nr_regs, nr_matches);
746 * syc_ioremap - ioremap register space for the interconnect target module
747 * @ddata: device driver data
749 * Note that the interconnect target module registers can be anywhere
750 * within the interconnect target module range. For example, SGX has
751 * them at offset 0x1fc00 in the 32MB module address space. And cpsw
752 * has them at offset 0x1200 in the CPSW_WR child. Usually the
753 * the interconnect target module registers are at the beginning of
754 * the module range though.
756 static int sysc_ioremap(struct sysc *ddata)
760 if (ddata->offsets[SYSC_REVISION] < 0 &&
761 ddata->offsets[SYSC_SYSCONFIG] < 0 &&
762 ddata->offsets[SYSC_SYSSTATUS] < 0) {
763 size = ddata->module_size;
765 size = max3(ddata->offsets[SYSC_REVISION],
766 ddata->offsets[SYSC_SYSCONFIG],
767 ddata->offsets[SYSC_SYSSTATUS]);
772 if ((size + sizeof(u32)) > ddata->module_size)
773 size = ddata->module_size;
776 ddata->module_va = devm_ioremap(ddata->dev,
779 if (!ddata->module_va)
786 * sysc_map_and_check_registers - ioremap and check device registers
787 * @ddata: device driver data
789 static int sysc_map_and_check_registers(struct sysc *ddata)
793 error = sysc_parse_and_check_child_range(ddata);
797 error = sysc_check_children(ddata);
801 error = sysc_parse_registers(ddata);
805 error = sysc_ioremap(ddata);
809 error = sysc_check_registers(ddata);
817 * sysc_show_rev - read and show interconnect target module revision
818 * @bufp: buffer to print the information to
819 * @ddata: device driver data
821 static int sysc_show_rev(char *bufp, struct sysc *ddata)
825 if (ddata->offsets[SYSC_REVISION] < 0)
826 return sprintf(bufp, ":NA");
828 len = sprintf(bufp, ":%08x", ddata->revision);
833 static int sysc_show_reg(struct sysc *ddata,
834 char *bufp, enum sysc_registers reg)
836 if (ddata->offsets[reg] < 0)
837 return sprintf(bufp, ":NA");
839 return sprintf(bufp, ":%x", ddata->offsets[reg]);
842 static int sysc_show_name(char *bufp, struct sysc *ddata)
847 return sprintf(bufp, ":%s", ddata->name);
851 * sysc_show_registers - show information about interconnect target module
852 * @ddata: device driver data
854 static void sysc_show_registers(struct sysc *ddata)
860 for (i = 0; i < SYSC_MAX_REGS; i++)
861 bufp += sysc_show_reg(ddata, bufp, i);
863 bufp += sysc_show_rev(bufp, ddata);
864 bufp += sysc_show_name(bufp, ddata);
866 dev_dbg(ddata->dev, "%llx:%x%s\n",
867 ddata->module_pa, ddata->module_size,
871 #define SYSC_IDLE_MASK (SYSC_NR_IDLEMODES - 1)
872 #define SYSC_CLOCACT_ICK 2
874 /* Caller needs to manage sysc_clkdm_deny_idle() and sysc_clkdm_allow_idle() */
875 static int sysc_enable_module(struct device *dev)
878 const struct sysc_regbits *regbits;
879 u32 reg, idlemodes, best_mode;
881 ddata = dev_get_drvdata(dev);
882 if (ddata->offsets[SYSC_SYSCONFIG] == -ENODEV)
885 regbits = ddata->cap->regbits;
886 reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
888 /* Set CLOCKACTIVITY, we only use it for ick */
889 if (regbits->clkact_shift >= 0 &&
890 (ddata->cfg.quirks & SYSC_QUIRK_USE_CLOCKACT ||
891 ddata->cfg.sysc_val & BIT(regbits->clkact_shift)))
892 reg |= SYSC_CLOCACT_ICK << regbits->clkact_shift;
895 idlemodes = ddata->cfg.sidlemodes;
896 if (!idlemodes || regbits->sidle_shift < 0)
899 if (ddata->cfg.quirks & (SYSC_QUIRK_SWSUP_SIDLE |
900 SYSC_QUIRK_SWSUP_SIDLE_ACT)) {
901 best_mode = SYSC_IDLE_NO;
903 best_mode = fls(ddata->cfg.sidlemodes) - 1;
904 if (best_mode > SYSC_IDLE_MASK) {
905 dev_err(dev, "%s: invalid sidlemode\n", __func__);
910 if (regbits->enwkup_shift >= 0 &&
911 ddata->cfg.sysc_val & BIT(regbits->enwkup_shift))
912 reg |= BIT(regbits->enwkup_shift);
915 reg &= ~(SYSC_IDLE_MASK << regbits->sidle_shift);
916 reg |= best_mode << regbits->sidle_shift;
917 sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], reg);
921 idlemodes = ddata->cfg.midlemodes;
922 if (!idlemodes || regbits->midle_shift < 0)
925 best_mode = fls(ddata->cfg.midlemodes) - 1;
926 if (best_mode > SYSC_IDLE_MASK) {
927 dev_err(dev, "%s: invalid midlemode\n", __func__);
931 reg &= ~(SYSC_IDLE_MASK << regbits->midle_shift);
932 reg |= best_mode << regbits->midle_shift;
933 sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], reg);
936 /* Autoidle bit must enabled separately if available */
937 if (regbits->autoidle_shift >= 0 &&
938 ddata->cfg.sysc_val & BIT(regbits->autoidle_shift)) {
939 reg |= 1 << regbits->autoidle_shift;
940 sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], reg);
946 static int sysc_best_idle_mode(u32 idlemodes, u32 *best_mode)
948 if (idlemodes & BIT(SYSC_IDLE_SMART_WKUP))
949 *best_mode = SYSC_IDLE_SMART_WKUP;
950 else if (idlemodes & BIT(SYSC_IDLE_SMART))
951 *best_mode = SYSC_IDLE_SMART;
952 else if (idlemodes & SYSC_IDLE_FORCE)
953 *best_mode = SYSC_IDLE_FORCE;
960 /* Caller needs to manage sysc_clkdm_deny_idle() and sysc_clkdm_allow_idle() */
961 static int sysc_disable_module(struct device *dev)
964 const struct sysc_regbits *regbits;
965 u32 reg, idlemodes, best_mode;
968 ddata = dev_get_drvdata(dev);
969 if (ddata->offsets[SYSC_SYSCONFIG] == -ENODEV)
972 regbits = ddata->cap->regbits;
973 reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
976 idlemodes = ddata->cfg.midlemodes;
977 if (!idlemodes || regbits->midle_shift < 0)
980 ret = sysc_best_idle_mode(idlemodes, &best_mode);
982 dev_err(dev, "%s: invalid midlemode\n", __func__);
986 reg &= ~(SYSC_IDLE_MASK << regbits->midle_shift);
987 reg |= best_mode << regbits->midle_shift;
988 sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], reg);
992 idlemodes = ddata->cfg.sidlemodes;
993 if (!idlemodes || regbits->sidle_shift < 0)
996 if (ddata->cfg.quirks & SYSC_QUIRK_SWSUP_SIDLE) {
997 best_mode = SYSC_IDLE_FORCE;
999 ret = sysc_best_idle_mode(idlemodes, &best_mode);
1001 dev_err(dev, "%s: invalid sidlemode\n", __func__);
1006 reg &= ~(SYSC_IDLE_MASK << regbits->sidle_shift);
1007 reg |= best_mode << regbits->sidle_shift;
1008 if (regbits->autoidle_shift >= 0 &&
1009 ddata->cfg.sysc_val & BIT(regbits->autoidle_shift))
1010 reg |= 1 << regbits->autoidle_shift;
1011 sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], reg);
1016 static int __maybe_unused sysc_runtime_suspend_legacy(struct device *dev,
1019 struct ti_sysc_platform_data *pdata;
1022 pdata = dev_get_platdata(ddata->dev);
1026 if (!pdata->idle_module)
1029 error = pdata->idle_module(dev, &ddata->cookie);
1031 dev_err(dev, "%s: could not idle: %i\n",
1034 if (ddata->disable_on_idle)
1035 reset_control_assert(ddata->rsts);
1040 static int __maybe_unused sysc_runtime_resume_legacy(struct device *dev,
1043 struct ti_sysc_platform_data *pdata;
1046 if (ddata->disable_on_idle)
1047 reset_control_deassert(ddata->rsts);
1049 pdata = dev_get_platdata(ddata->dev);
1053 if (!pdata->enable_module)
1056 error = pdata->enable_module(dev, &ddata->cookie);
1058 dev_err(dev, "%s: could not enable: %i\n",
1064 static int __maybe_unused sysc_runtime_suspend(struct device *dev)
1069 ddata = dev_get_drvdata(dev);
1071 if (!ddata->enabled)
1074 sysc_clkdm_deny_idle(ddata);
1076 if (ddata->legacy_mode) {
1077 error = sysc_runtime_suspend_legacy(dev, ddata);
1079 goto err_allow_idle;
1081 error = sysc_disable_module(dev);
1083 goto err_allow_idle;
1086 sysc_disable_main_clocks(ddata);
1088 if (sysc_opt_clks_needed(ddata))
1089 sysc_disable_opt_clocks(ddata);
1091 ddata->enabled = false;
1094 sysc_clkdm_allow_idle(ddata);
1096 if (ddata->disable_on_idle)
1097 reset_control_assert(ddata->rsts);
1102 static int __maybe_unused sysc_runtime_resume(struct device *dev)
1107 ddata = dev_get_drvdata(dev);
1112 if (ddata->disable_on_idle)
1113 reset_control_deassert(ddata->rsts);
1115 sysc_clkdm_deny_idle(ddata);
1117 if (sysc_opt_clks_needed(ddata)) {
1118 error = sysc_enable_opt_clocks(ddata);
1120 goto err_allow_idle;
1123 error = sysc_enable_main_clocks(ddata);
1125 goto err_opt_clocks;
1127 if (ddata->legacy_mode) {
1128 error = sysc_runtime_resume_legacy(dev, ddata);
1130 goto err_main_clocks;
1132 error = sysc_enable_module(dev);
1134 goto err_main_clocks;
1137 ddata->enabled = true;
1139 sysc_clkdm_allow_idle(ddata);
1144 sysc_disable_main_clocks(ddata);
1146 if (sysc_opt_clks_needed(ddata))
1147 sysc_disable_opt_clocks(ddata);
1149 sysc_clkdm_allow_idle(ddata);
1154 static int __maybe_unused sysc_noirq_suspend(struct device *dev)
1158 ddata = dev_get_drvdata(dev);
1160 if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
1163 return pm_runtime_force_suspend(dev);
1166 static int __maybe_unused sysc_noirq_resume(struct device *dev)
1170 ddata = dev_get_drvdata(dev);
1172 if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
1175 return pm_runtime_force_resume(dev);
1178 static const struct dev_pm_ops sysc_pm_ops = {
1179 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_noirq_suspend, sysc_noirq_resume)
1180 SET_RUNTIME_PM_OPS(sysc_runtime_suspend,
1181 sysc_runtime_resume,
1185 /* Module revision register based quirks */
1186 struct sysc_revision_quirk {
1197 #define SYSC_QUIRK(optname, optbase, optrev, optsysc, optsyss, \
1198 optrev_val, optrevmask, optquirkmask) \
1200 .name = (optname), \
1201 .base = (optbase), \
1202 .rev_offset = (optrev), \
1203 .sysc_offset = (optsysc), \
1204 .syss_offset = (optsyss), \
1205 .revision = (optrev_val), \
1206 .revision_mask = (optrevmask), \
1207 .quirks = (optquirkmask), \
1210 static const struct sysc_revision_quirk sysc_revision_quirks[] = {
1211 /* These drivers need to be fixed to not use pm_runtime_irq_safe() */
1212 SYSC_QUIRK("gpio", 0, 0, 0x10, 0x114, 0x50600801, 0xffff00ff,
1213 SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_OPT_CLKS_IN_RESET),
1214 SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000020, 0xffffffff,
1215 SYSC_QUIRK_LEGACY_IDLE),
1216 SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000030, 0xffffffff,
1217 SYSC_QUIRK_LEGACY_IDLE),
1218 SYSC_QUIRK("sham", 0, 0x100, 0x110, 0x114, 0x40000c03, 0xffffffff,
1219 SYSC_QUIRK_LEGACY_IDLE),
1220 SYSC_QUIRK("smartreflex", 0, -1, 0x24, -1, 0x00000000, 0xffffffff,
1221 SYSC_QUIRK_LEGACY_IDLE),
1222 SYSC_QUIRK("smartreflex", 0, -1, 0x38, -1, 0x00000000, 0xffffffff,
1223 SYSC_QUIRK_LEGACY_IDLE),
1224 SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000015, 0xffffffff,
1226 /* Some timers on omap4 and later */
1227 SYSC_QUIRK("timer", 0, 0, 0x10, -1, 0x50002100, 0xffffffff,
1229 SYSC_QUIRK("timer", 0, 0, 0x10, -1, 0x4fff1301, 0xffff00ff,
1231 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000046, 0xffffffff,
1232 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_LEGACY_IDLE),
1233 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000052, 0xffffffff,
1234 SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_LEGACY_IDLE),
1235 /* Uarts on omap4 and later */
1236 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x50411e03, 0xffff00ff,
1237 SYSC_QUIRK_SWSUP_SIDLE_ACT | SYSC_QUIRK_LEGACY_IDLE),
1238 SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x47422e03, 0xffffffff,
1239 SYSC_QUIRK_SWSUP_SIDLE_ACT | SYSC_QUIRK_LEGACY_IDLE),
1241 /* Quirks that need to be set based on the module address */
1242 SYSC_QUIRK("mcpdm", 0x40132000, 0, 0x10, -1, 0x50000800, 0xffffffff,
1243 SYSC_QUIRK_EXT_OPT_CLOCK | SYSC_QUIRK_NO_RESET_ON_INIT |
1244 SYSC_QUIRK_SWSUP_SIDLE),
1246 /* Quirks that need to be set based on detected module */
1247 SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x00000006, 0xffffffff,
1248 SYSC_MODULE_QUIRK_HDQ1W),
1249 SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x0000000a, 0xffffffff,
1250 SYSC_MODULE_QUIRK_HDQ1W),
1251 SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x00000036, 0x000000ff,
1252 SYSC_MODULE_QUIRK_I2C),
1253 SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x0000003c, 0x000000ff,
1254 SYSC_MODULE_QUIRK_I2C),
1255 SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x00000040, 0x000000ff,
1256 SYSC_MODULE_QUIRK_I2C),
1257 SYSC_QUIRK("i2c", 0, 0, 0x10, 0x90, 0x5040000a, 0xfffff0f0,
1258 SYSC_MODULE_QUIRK_I2C),
1259 SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0500, 0xfffff0f0,
1260 SYSC_MODULE_QUIRK_WDT),
1263 SYSC_QUIRK("adc", 0, 0, 0x10, -1, 0x47300001, 0xffffffff, 0),
1264 SYSC_QUIRK("atl", 0, 0, -1, -1, 0x0a070100, 0xffffffff, 0),
1265 SYSC_QUIRK("aess", 0, 0, 0x10, -1, 0x40000000, 0xffffffff, 0),
1266 SYSC_QUIRK("cm", 0, 0, -1, -1, 0x40000301, 0xffffffff, 0),
1267 SYSC_QUIRK("control", 0, 0, 0x10, -1, 0x40000900, 0xffffffff, 0),
1268 SYSC_QUIRK("cpgmac", 0, 0x1200, 0x1208, 0x1204, 0x4edb1902,
1270 SYSC_QUIRK("dcan", 0, 0, -1, -1, 0xffffffff, 0xffffffff, 0),
1271 SYSC_QUIRK("dmic", 0, 0, 0x10, -1, 0x50010000, 0xffffffff, 0),
1272 SYSC_QUIRK("dwc3", 0, 0, 0x10, -1, 0x500a0200, 0xffffffff, 0),
1273 SYSC_QUIRK("epwmss", 0, 0, 0x4, -1, 0x47400001, 0xffffffff, 0),
1274 SYSC_QUIRK("gpu", 0, 0x1fc00, 0x1fc10, -1, 0, 0, 0),
1275 SYSC_QUIRK("hsi", 0, 0, 0x10, 0x14, 0x50043101, 0xffffffff, 0),
1276 SYSC_QUIRK("iss", 0, 0, 0x10, -1, 0x40000101, 0xffffffff, 0),
1277 SYSC_QUIRK("lcdc", 0, 0, 0x54, -1, 0x4f201000, 0xffffffff, 0),
1278 SYSC_QUIRK("mcasp", 0, 0, 0x4, -1, 0x44306302, 0xffffffff, 0),
1279 SYSC_QUIRK("mcasp", 0, 0, 0x4, -1, 0x44307b02, 0xffffffff, 0),
1280 SYSC_QUIRK("mcbsp", 0, -1, 0x8c, -1, 0, 0, 0),
1281 SYSC_QUIRK("mcspi", 0, 0, 0x10, -1, 0x40300a0b, 0xffff00ff, 0),
1282 SYSC_QUIRK("mcspi", 0, 0, 0x110, 0x114, 0x40300a0b, 0xffffffff, 0),
1283 SYSC_QUIRK("mailbox", 0, 0, 0x10, -1, 0x00000400, 0xffffffff, 0),
1284 SYSC_QUIRK("m3", 0, 0, -1, -1, 0x5f580105, 0x0fff0f00, 0),
1285 SYSC_QUIRK("ocp2scp", 0, 0, 0x10, 0x14, 0x50060005, 0xfffffff0, 0),
1286 SYSC_QUIRK("ocp2scp", 0, 0, -1, -1, 0x50060007, 0xffffffff, 0),
1287 SYSC_QUIRK("padconf", 0, 0, 0x10, -1, 0x4fff0800, 0xffffffff, 0),
1288 SYSC_QUIRK("padconf", 0, 0, -1, -1, 0x40001100, 0xffffffff, 0),
1289 SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x40000100, 0xffffffff, 0),
1290 SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x00004102, 0xffffffff, 0),
1291 SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x40000400, 0xffffffff, 0),
1292 SYSC_QUIRK("scm", 0, 0, 0x10, -1, 0x40000900, 0xffffffff, 0),
1293 SYSC_QUIRK("scm", 0, 0, -1, -1, 0x4e8b0100, 0xffffffff, 0),
1294 SYSC_QUIRK("scm", 0, 0, -1, -1, 0x4f000100, 0xffffffff, 0),
1295 SYSC_QUIRK("scm", 0, 0, -1, -1, 0x40000900, 0xffffffff, 0),
1296 SYSC_QUIRK("scrm", 0, 0, -1, -1, 0x00000010, 0xffffffff, 0),
1297 SYSC_QUIRK("sdio", 0, 0, 0x10, -1, 0x40202301, 0xffff0ff0, 0),
1298 SYSC_QUIRK("sdio", 0, 0x2fc, 0x110, 0x114, 0x31010000, 0xffffffff, 0),
1299 SYSC_QUIRK("sdma", 0, 0, 0x2c, 0x28, 0x00010900, 0xffffffff, 0),
1300 SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40000902, 0xffffffff, 0),
1301 SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40002903, 0xffffffff, 0),
1302 SYSC_QUIRK("spinlock", 0, 0, 0x10, -1, 0x50020000, 0xffffffff, 0),
1303 SYSC_QUIRK("rng", 0, 0x1fe0, 0x1fe4, -1, 0x00000020, 0xffffffff, 0),
1304 SYSC_QUIRK("rtc", 0, 0x74, 0x78, -1, 0x4eb01908, 0xffff00f0, 0),
1305 SYSC_QUIRK("timer32k", 0, 0, 0x4, -1, 0x00000060, 0xffffffff, 0),
1306 SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000004, 0xffffffff, 0),
1307 SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000008, 0xffffffff, 0),
1308 SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, 0x14, 0x50700100, 0xffffffff, 0),
1309 SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, -1, 0x50700101, 0xffffffff, 0),
1310 SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000050,
1312 SYSC_QUIRK("vfpe", 0, 0, 0x104, -1, 0x4d001200, 0xffffffff, 0),
1317 * Early quirks based on module base and register offsets only that are
1318 * needed before the module revision can be read
1320 static void sysc_init_early_quirks(struct sysc *ddata)
1322 const struct sysc_revision_quirk *q;
1325 for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
1326 q = &sysc_revision_quirks[i];
1331 if (q->base != ddata->module_pa)
1334 if (q->rev_offset >= 0 &&
1335 q->rev_offset != ddata->offsets[SYSC_REVISION])
1338 if (q->sysc_offset >= 0 &&
1339 q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
1342 if (q->syss_offset >= 0 &&
1343 q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
1346 ddata->name = q->name;
1347 ddata->cfg.quirks |= q->quirks;
1351 /* Quirks that also consider the revision register value */
1352 static void sysc_init_revision_quirks(struct sysc *ddata)
1354 const struct sysc_revision_quirk *q;
1357 for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
1358 q = &sysc_revision_quirks[i];
1360 if (q->base && q->base != ddata->module_pa)
1363 if (q->rev_offset >= 0 &&
1364 q->rev_offset != ddata->offsets[SYSC_REVISION])
1367 if (q->sysc_offset >= 0 &&
1368 q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
1371 if (q->syss_offset >= 0 &&
1372 q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
1375 if (q->revision == ddata->revision ||
1376 (q->revision & q->revision_mask) ==
1377 (ddata->revision & q->revision_mask)) {
1378 ddata->name = q->name;
1379 ddata->cfg.quirks |= q->quirks;
1384 /* 1-wire needs module's internal clocks enabled for reset */
1385 static void sysc_clk_enable_quirk_hdq1w(struct sysc *ddata)
1387 int offset = 0x0c; /* HDQ_CTRL_STATUS */
1390 val = sysc_read(ddata, offset);
1392 sysc_write(ddata, offset, val);
1395 /* I2C needs extra enable bit toggling for reset */
1396 static void sysc_clk_quirk_i2c(struct sysc *ddata, bool enable)
1401 /* I2C_CON, omap2/3 is different from omap4 and later */
1402 if ((ddata->revision & 0xffffff00) == 0x001f0000)
1408 val = sysc_read(ddata, offset);
1413 sysc_write(ddata, offset, val);
1416 static void sysc_clk_enable_quirk_i2c(struct sysc *ddata)
1418 sysc_clk_quirk_i2c(ddata, true);
1421 static void sysc_clk_disable_quirk_i2c(struct sysc *ddata)
1423 sysc_clk_quirk_i2c(ddata, false);
1426 /* Watchdog timer needs a disable sequence after reset */
1427 static void sysc_reset_done_quirk_wdt(struct sysc *ddata)
1429 int wps, spr, error;
1435 sysc_write(ddata, spr, 0xaaaa);
1436 error = readl_poll_timeout(ddata->module_va + wps, val,
1438 MAX_MODULE_SOFTRESET_WAIT);
1440 dev_warn(ddata->dev, "wdt disable spr failed\n");
1442 sysc_write(ddata, wps, 0x5555);
1443 error = readl_poll_timeout(ddata->module_va + wps, val,
1445 MAX_MODULE_SOFTRESET_WAIT);
1447 dev_warn(ddata->dev, "wdt disable wps failed\n");
1450 static void sysc_init_module_quirks(struct sysc *ddata)
1452 if (ddata->legacy_mode || !ddata->name)
1455 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_HDQ1W) {
1456 ddata->clk_enable_quirk = sysc_clk_enable_quirk_hdq1w;
1461 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_I2C) {
1462 ddata->clk_enable_quirk = sysc_clk_enable_quirk_i2c;
1463 ddata->clk_disable_quirk = sysc_clk_disable_quirk_i2c;
1468 if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_WDT)
1469 ddata->reset_done_quirk = sysc_reset_done_quirk_wdt;
1472 static int sysc_clockdomain_init(struct sysc *ddata)
1474 struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
1475 struct clk *fck = NULL, *ick = NULL;
1478 if (!pdata || !pdata->init_clockdomain)
1481 switch (ddata->nr_clocks) {
1483 ick = ddata->clocks[SYSC_ICK];
1486 fck = ddata->clocks[SYSC_FCK];
1492 error = pdata->init_clockdomain(ddata->dev, fck, ick, &ddata->cookie);
1493 if (!error || error == -ENODEV)
1500 * Note that pdata->init_module() typically does a reset first. After
1501 * pdata->init_module() is done, PM runtime can be used for the interconnect
1504 static int sysc_legacy_init(struct sysc *ddata)
1506 struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
1509 if (!pdata || !pdata->init_module)
1512 error = pdata->init_module(ddata->dev, ddata->mdata, &ddata->cookie);
1513 if (error == -EEXIST)
1520 * sysc_rstctrl_reset_deassert - deassert rstctrl reset
1521 * @ddata: device driver data
1522 * @reset: reset before deassert
1524 * A module can have both OCP softreset control and external rstctrl.
1525 * If more complicated rstctrl resets are needed, please handle these
1526 * directly from the child device driver and map only the module reset
1527 * for the parent interconnect target module device.
1529 * Automatic reset of the module on init can be skipped with the
1530 * "ti,no-reset-on-init" device tree property.
1532 static int sysc_rstctrl_reset_deassert(struct sysc *ddata, bool reset)
1540 error = reset_control_assert(ddata->rsts);
1545 error = reset_control_deassert(ddata->rsts);
1546 if (error == -EEXIST)
1549 error = readx_poll_timeout(reset_control_status, ddata->rsts, val,
1550 val == 0, 100, MAX_MODULE_SOFTRESET_WAIT);
1556 * Note that the caller must ensure the interconnect target module is enabled
1557 * before calling reset. Otherwise reset will not complete.
1559 static int sysc_reset(struct sysc *ddata)
1561 int sysc_offset, syss_offset, sysc_val, rstval, quirks, error = 0;
1562 u32 sysc_mask, syss_done;
1564 sysc_offset = ddata->offsets[SYSC_SYSCONFIG];
1565 syss_offset = ddata->offsets[SYSC_SYSSTATUS];
1566 quirks = ddata->cfg.quirks;
1568 if (ddata->legacy_mode || sysc_offset < 0 ||
1569 ddata->cap->regbits->srst_shift < 0 ||
1570 ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
1573 sysc_mask = BIT(ddata->cap->regbits->srst_shift);
1575 if (ddata->cfg.quirks & SYSS_QUIRK_RESETDONE_INVERTED)
1578 syss_done = ddata->cfg.syss_mask;
1580 if (ddata->clk_disable_quirk)
1581 ddata->clk_disable_quirk(ddata);
1583 sysc_val = sysc_read_sysconfig(ddata);
1584 sysc_val |= sysc_mask;
1585 sysc_write(ddata, sysc_offset, sysc_val);
1587 if (ddata->clk_enable_quirk)
1588 ddata->clk_enable_quirk(ddata);
1590 /* Poll on reset status */
1591 if (syss_offset >= 0) {
1592 error = readx_poll_timeout(sysc_read_sysstatus, ddata, rstval,
1593 (rstval & ddata->cfg.syss_mask) ==
1595 100, MAX_MODULE_SOFTRESET_WAIT);
1597 } else if (ddata->cfg.quirks & SYSC_QUIRK_RESET_STATUS) {
1598 error = readx_poll_timeout(sysc_read_sysconfig, ddata, rstval,
1599 !(rstval & sysc_mask),
1600 100, MAX_MODULE_SOFTRESET_WAIT);
1603 if (ddata->reset_done_quirk)
1604 ddata->reset_done_quirk(ddata);
1610 * At this point the module is configured enough to read the revision but
1611 * module may not be completely configured yet to use PM runtime. Enable
1612 * all clocks directly during init to configure the quirks needed for PM
1613 * runtime based on the revision register.
1615 static int sysc_init_module(struct sysc *ddata)
1618 bool manage_clocks = true;
1620 error = sysc_rstctrl_reset_deassert(ddata, false);
1624 if (ddata->cfg.quirks &
1625 (SYSC_QUIRK_NO_IDLE | SYSC_QUIRK_NO_IDLE_ON_INIT))
1626 manage_clocks = false;
1628 error = sysc_clockdomain_init(ddata);
1632 if (manage_clocks) {
1633 sysc_clkdm_deny_idle(ddata);
1635 error = sysc_enable_opt_clocks(ddata);
1639 error = sysc_enable_main_clocks(ddata);
1641 goto err_opt_clocks;
1644 if (!(ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)) {
1645 error = sysc_rstctrl_reset_deassert(ddata, true);
1647 goto err_main_clocks;
1650 ddata->revision = sysc_read_revision(ddata);
1651 sysc_init_revision_quirks(ddata);
1652 sysc_init_module_quirks(ddata);
1654 if (ddata->legacy_mode) {
1655 error = sysc_legacy_init(ddata);
1657 goto err_main_clocks;
1660 if (!ddata->legacy_mode && manage_clocks) {
1661 error = sysc_enable_module(ddata->dev);
1663 goto err_main_clocks;
1666 error = sysc_reset(ddata);
1668 dev_err(ddata->dev, "Reset failed with %d\n", error);
1670 if (!ddata->legacy_mode && manage_clocks)
1671 sysc_disable_module(ddata->dev);
1675 sysc_disable_main_clocks(ddata);
1677 if (manage_clocks) {
1678 sysc_disable_opt_clocks(ddata);
1679 sysc_clkdm_allow_idle(ddata);
1685 static int sysc_init_sysc_mask(struct sysc *ddata)
1687 struct device_node *np = ddata->dev->of_node;
1691 error = of_property_read_u32(np, "ti,sysc-mask", &val);
1696 ddata->cfg.sysc_val = val & ddata->cap->sysc_mask;
1698 ddata->cfg.sysc_val = ddata->cap->sysc_mask;
1703 static int sysc_init_idlemode(struct sysc *ddata, u8 *idlemodes,
1706 struct device_node *np = ddata->dev->of_node;
1707 struct property *prop;
1711 of_property_for_each_u32(np, name, prop, p, val) {
1712 if (val >= SYSC_NR_IDLEMODES) {
1713 dev_err(ddata->dev, "invalid idlemode: %i\n", val);
1716 *idlemodes |= (1 << val);
1722 static int sysc_init_idlemodes(struct sysc *ddata)
1726 error = sysc_init_idlemode(ddata, &ddata->cfg.midlemodes,
1731 error = sysc_init_idlemode(ddata, &ddata->cfg.sidlemodes,
1740 * Only some devices on omap4 and later have SYSCONFIG reset done
1741 * bit. We can detect this if there is no SYSSTATUS at all, or the
1742 * SYSTATUS bit 0 is not used. Note that some SYSSTATUS registers
1743 * have multiple bits for the child devices like OHCI and EHCI.
1744 * Depends on SYSC being parsed first.
1746 static int sysc_init_syss_mask(struct sysc *ddata)
1748 struct device_node *np = ddata->dev->of_node;
1752 error = of_property_read_u32(np, "ti,syss-mask", &val);
1754 if ((ddata->cap->type == TI_SYSC_OMAP4 ||
1755 ddata->cap->type == TI_SYSC_OMAP4_TIMER) &&
1756 (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
1757 ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
1762 if (!(val & 1) && (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
1763 ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
1765 ddata->cfg.syss_mask = val;
1771 * Many child device drivers need to have fck and opt clocks available
1772 * to get the clock rate for device internal configuration etc.
1774 static int sysc_child_add_named_clock(struct sysc *ddata,
1775 struct device *child,
1779 struct clk_lookup *l;
1785 clk = clk_get(child, name);
1792 clk = clk_get(ddata->dev, name);
1796 l = clkdev_create(clk, name, dev_name(child));
1805 static int sysc_child_add_clocks(struct sysc *ddata,
1806 struct device *child)
1810 for (i = 0; i < ddata->nr_clocks; i++) {
1811 error = sysc_child_add_named_clock(ddata,
1813 ddata->clock_roles[i]);
1814 if (error && error != -EEXIST) {
1815 dev_err(ddata->dev, "could not add child clock %s: %i\n",
1816 ddata->clock_roles[i], error);
1825 static struct device_type sysc_device_type = {
1828 static struct sysc *sysc_child_to_parent(struct device *dev)
1830 struct device *parent = dev->parent;
1832 if (!parent || parent->type != &sysc_device_type)
1835 return dev_get_drvdata(parent);
1838 static int __maybe_unused sysc_child_runtime_suspend(struct device *dev)
1843 ddata = sysc_child_to_parent(dev);
1845 error = pm_generic_runtime_suspend(dev);
1849 if (!ddata->enabled)
1852 return sysc_runtime_suspend(ddata->dev);
1855 static int __maybe_unused sysc_child_runtime_resume(struct device *dev)
1860 ddata = sysc_child_to_parent(dev);
1862 if (!ddata->enabled) {
1863 error = sysc_runtime_resume(ddata->dev);
1866 "%s error: %i\n", __func__, error);
1869 return pm_generic_runtime_resume(dev);
1872 #ifdef CONFIG_PM_SLEEP
1873 static int sysc_child_suspend_noirq(struct device *dev)
1878 ddata = sysc_child_to_parent(dev);
1880 dev_dbg(ddata->dev, "%s %s\n", __func__,
1881 ddata->name ? ddata->name : "");
1883 error = pm_generic_suspend_noirq(dev);
1885 dev_err(dev, "%s error at %i: %i\n",
1886 __func__, __LINE__, error);
1891 if (!pm_runtime_status_suspended(dev)) {
1892 error = pm_generic_runtime_suspend(dev);
1894 dev_dbg(dev, "%s busy at %i: %i\n",
1895 __func__, __LINE__, error);
1900 error = sysc_runtime_suspend(ddata->dev);
1902 dev_err(dev, "%s error at %i: %i\n",
1903 __func__, __LINE__, error);
1908 ddata->child_needs_resume = true;
1914 static int sysc_child_resume_noirq(struct device *dev)
1919 ddata = sysc_child_to_parent(dev);
1921 dev_dbg(ddata->dev, "%s %s\n", __func__,
1922 ddata->name ? ddata->name : "");
1924 if (ddata->child_needs_resume) {
1925 ddata->child_needs_resume = false;
1927 error = sysc_runtime_resume(ddata->dev);
1930 "%s runtime resume error: %i\n",
1933 error = pm_generic_runtime_resume(dev);
1936 "%s generic runtime resume: %i\n",
1940 return pm_generic_resume_noirq(dev);
1944 static struct dev_pm_domain sysc_child_pm_domain = {
1946 SET_RUNTIME_PM_OPS(sysc_child_runtime_suspend,
1947 sysc_child_runtime_resume,
1949 USE_PLATFORM_PM_SLEEP_OPS
1950 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_child_suspend_noirq,
1951 sysc_child_resume_noirq)
1956 * sysc_legacy_idle_quirk - handle children in omap_device compatible way
1957 * @ddata: device driver data
1958 * @child: child device driver
1960 * Allow idle for child devices as done with _od_runtime_suspend().
1961 * Otherwise many child devices will not idle because of the permanent
1962 * parent usecount set in pm_runtime_irq_safe().
1964 * Note that the long term solution is to just modify the child device
1965 * drivers to not set pm_runtime_irq_safe() and then this can be just
1968 static void sysc_legacy_idle_quirk(struct sysc *ddata, struct device *child)
1970 if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
1971 dev_pm_domain_set(child, &sysc_child_pm_domain);
1974 static int sysc_notifier_call(struct notifier_block *nb,
1975 unsigned long event, void *device)
1977 struct device *dev = device;
1981 ddata = sysc_child_to_parent(dev);
1986 case BUS_NOTIFY_ADD_DEVICE:
1987 error = sysc_child_add_clocks(ddata, dev);
1990 sysc_legacy_idle_quirk(ddata, dev);
1999 static struct notifier_block sysc_nb = {
2000 .notifier_call = sysc_notifier_call,
2003 /* Device tree configured quirks */
2004 struct sysc_dts_quirk {
2009 static const struct sysc_dts_quirk sysc_dts_quirks[] = {
2010 { .name = "ti,no-idle-on-init",
2011 .mask = SYSC_QUIRK_NO_IDLE_ON_INIT, },
2012 { .name = "ti,no-reset-on-init",
2013 .mask = SYSC_QUIRK_NO_RESET_ON_INIT, },
2014 { .name = "ti,no-idle",
2015 .mask = SYSC_QUIRK_NO_IDLE, },
2018 static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
2021 const struct property *prop;
2024 for (i = 0; i < ARRAY_SIZE(sysc_dts_quirks); i++) {
2025 const char *name = sysc_dts_quirks[i].name;
2027 prop = of_get_property(np, name, &len);
2031 ddata->cfg.quirks |= sysc_dts_quirks[i].mask;
2033 dev_warn(ddata->dev,
2034 "dts flag should be at module level for %s\n",
2040 static int sysc_init_dts_quirks(struct sysc *ddata)
2042 struct device_node *np = ddata->dev->of_node;
2046 ddata->legacy_mode = of_get_property(np, "ti,hwmods", NULL);
2048 sysc_parse_dts_quirks(ddata, np, false);
2049 error = of_property_read_u32(np, "ti,sysc-delay-us", &val);
2052 dev_warn(ddata->dev, "bad ti,sysc-delay-us: %i\n",
2056 ddata->cfg.srst_udelay = (u8)val;
2062 static void sysc_unprepare(struct sysc *ddata)
2069 for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
2070 if (!IS_ERR_OR_NULL(ddata->clocks[i]))
2071 clk_unprepare(ddata->clocks[i]);
2076 * Common sysc register bits found on omap2, also known as type1
2078 static const struct sysc_regbits sysc_regbits_omap2 = {
2079 .dmadisable_shift = -ENODEV,
2086 .autoidle_shift = 0,
2089 static const struct sysc_capabilities sysc_omap2 = {
2090 .type = TI_SYSC_OMAP2,
2091 .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
2092 SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
2093 SYSC_OMAP2_AUTOIDLE,
2094 .regbits = &sysc_regbits_omap2,
2097 /* All omap2 and 3 timers, and timers 1, 2 & 10 on omap 4 and 5 */
2098 static const struct sysc_capabilities sysc_omap2_timer = {
2099 .type = TI_SYSC_OMAP2_TIMER,
2100 .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
2101 SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
2102 SYSC_OMAP2_AUTOIDLE,
2103 .regbits = &sysc_regbits_omap2,
2104 .mod_quirks = SYSC_QUIRK_USE_CLOCKACT,
2108 * SHAM2 (SHA1/MD5) sysc found on omap3, a variant of sysc_regbits_omap2
2109 * with different sidle position
2111 static const struct sysc_regbits sysc_regbits_omap3_sham = {
2112 .dmadisable_shift = -ENODEV,
2113 .midle_shift = -ENODEV,
2115 .clkact_shift = -ENODEV,
2116 .enwkup_shift = -ENODEV,
2118 .autoidle_shift = 0,
2119 .emufree_shift = -ENODEV,
2122 static const struct sysc_capabilities sysc_omap3_sham = {
2123 .type = TI_SYSC_OMAP3_SHAM,
2124 .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
2125 .regbits = &sysc_regbits_omap3_sham,
2129 * AES register bits found on omap3 and later, a variant of
2130 * sysc_regbits_omap2 with different sidle position
2132 static const struct sysc_regbits sysc_regbits_omap3_aes = {
2133 .dmadisable_shift = -ENODEV,
2134 .midle_shift = -ENODEV,
2136 .clkact_shift = -ENODEV,
2137 .enwkup_shift = -ENODEV,
2139 .autoidle_shift = 0,
2140 .emufree_shift = -ENODEV,
2143 static const struct sysc_capabilities sysc_omap3_aes = {
2144 .type = TI_SYSC_OMAP3_AES,
2145 .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
2146 .regbits = &sysc_regbits_omap3_aes,
2150 * Common sysc register bits found on omap4, also known as type2
2152 static const struct sysc_regbits sysc_regbits_omap4 = {
2153 .dmadisable_shift = 16,
2156 .clkact_shift = -ENODEV,
2157 .enwkup_shift = -ENODEV,
2160 .autoidle_shift = -ENODEV,
2163 static const struct sysc_capabilities sysc_omap4 = {
2164 .type = TI_SYSC_OMAP4,
2165 .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
2166 SYSC_OMAP4_SOFTRESET,
2167 .regbits = &sysc_regbits_omap4,
2170 static const struct sysc_capabilities sysc_omap4_timer = {
2171 .type = TI_SYSC_OMAP4_TIMER,
2172 .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
2173 SYSC_OMAP4_SOFTRESET,
2174 .regbits = &sysc_regbits_omap4,
2178 * Common sysc register bits found on omap4, also known as type3
2180 static const struct sysc_regbits sysc_regbits_omap4_simple = {
2181 .dmadisable_shift = -ENODEV,
2184 .clkact_shift = -ENODEV,
2185 .enwkup_shift = -ENODEV,
2186 .srst_shift = -ENODEV,
2187 .emufree_shift = -ENODEV,
2188 .autoidle_shift = -ENODEV,
2191 static const struct sysc_capabilities sysc_omap4_simple = {
2192 .type = TI_SYSC_OMAP4_SIMPLE,
2193 .regbits = &sysc_regbits_omap4_simple,
2197 * SmartReflex sysc found on omap34xx
2199 static const struct sysc_regbits sysc_regbits_omap34xx_sr = {
2200 .dmadisable_shift = -ENODEV,
2201 .midle_shift = -ENODEV,
2202 .sidle_shift = -ENODEV,
2204 .enwkup_shift = -ENODEV,
2205 .srst_shift = -ENODEV,
2206 .emufree_shift = -ENODEV,
2207 .autoidle_shift = -ENODEV,
2210 static const struct sysc_capabilities sysc_34xx_sr = {
2211 .type = TI_SYSC_OMAP34XX_SR,
2212 .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY,
2213 .regbits = &sysc_regbits_omap34xx_sr,
2214 .mod_quirks = SYSC_QUIRK_USE_CLOCKACT | SYSC_QUIRK_UNCACHED |
2215 SYSC_QUIRK_LEGACY_IDLE,
2219 * SmartReflex sysc found on omap36xx and later
2221 static const struct sysc_regbits sysc_regbits_omap36xx_sr = {
2222 .dmadisable_shift = -ENODEV,
2223 .midle_shift = -ENODEV,
2225 .clkact_shift = -ENODEV,
2227 .srst_shift = -ENODEV,
2228 .emufree_shift = -ENODEV,
2229 .autoidle_shift = -ENODEV,
2232 static const struct sysc_capabilities sysc_36xx_sr = {
2233 .type = TI_SYSC_OMAP36XX_SR,
2234 .sysc_mask = SYSC_OMAP3_SR_ENAWAKEUP,
2235 .regbits = &sysc_regbits_omap36xx_sr,
2236 .mod_quirks = SYSC_QUIRK_UNCACHED | SYSC_QUIRK_LEGACY_IDLE,
2239 static const struct sysc_capabilities sysc_omap4_sr = {
2240 .type = TI_SYSC_OMAP4_SR,
2241 .regbits = &sysc_regbits_omap36xx_sr,
2242 .mod_quirks = SYSC_QUIRK_LEGACY_IDLE,
2246 * McASP register bits found on omap4 and later
2248 static const struct sysc_regbits sysc_regbits_omap4_mcasp = {
2249 .dmadisable_shift = -ENODEV,
2250 .midle_shift = -ENODEV,
2252 .clkact_shift = -ENODEV,
2253 .enwkup_shift = -ENODEV,
2254 .srst_shift = -ENODEV,
2255 .emufree_shift = -ENODEV,
2256 .autoidle_shift = -ENODEV,
2259 static const struct sysc_capabilities sysc_omap4_mcasp = {
2260 .type = TI_SYSC_OMAP4_MCASP,
2261 .regbits = &sysc_regbits_omap4_mcasp,
2262 .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
2266 * McASP found on dra7 and later
2268 static const struct sysc_capabilities sysc_dra7_mcasp = {
2269 .type = TI_SYSC_OMAP4_SIMPLE,
2270 .regbits = &sysc_regbits_omap4_simple,
2271 .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
2275 * FS USB host found on omap4 and later
2277 static const struct sysc_regbits sysc_regbits_omap4_usb_host_fs = {
2278 .dmadisable_shift = -ENODEV,
2279 .midle_shift = -ENODEV,
2281 .clkact_shift = -ENODEV,
2283 .srst_shift = -ENODEV,
2284 .emufree_shift = -ENODEV,
2285 .autoidle_shift = -ENODEV,
2288 static const struct sysc_capabilities sysc_omap4_usb_host_fs = {
2289 .type = TI_SYSC_OMAP4_USB_HOST_FS,
2290 .sysc_mask = SYSC_OMAP2_ENAWAKEUP,
2291 .regbits = &sysc_regbits_omap4_usb_host_fs,
2294 static const struct sysc_regbits sysc_regbits_dra7_mcan = {
2295 .dmadisable_shift = -ENODEV,
2296 .midle_shift = -ENODEV,
2297 .sidle_shift = -ENODEV,
2298 .clkact_shift = -ENODEV,
2301 .emufree_shift = -ENODEV,
2302 .autoidle_shift = -ENODEV,
2305 static const struct sysc_capabilities sysc_dra7_mcan = {
2306 .type = TI_SYSC_DRA7_MCAN,
2307 .sysc_mask = SYSC_DRA7_MCAN_ENAWAKEUP | SYSC_OMAP4_SOFTRESET,
2308 .regbits = &sysc_regbits_dra7_mcan,
2309 .mod_quirks = SYSS_QUIRK_RESETDONE_INVERTED,
2312 static int sysc_init_pdata(struct sysc *ddata)
2314 struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
2315 struct ti_sysc_module_data *mdata;
2320 mdata = devm_kzalloc(ddata->dev, sizeof(*mdata), GFP_KERNEL);
2324 if (ddata->legacy_mode) {
2325 mdata->name = ddata->legacy_mode;
2326 mdata->module_pa = ddata->module_pa;
2327 mdata->module_size = ddata->module_size;
2328 mdata->offsets = ddata->offsets;
2329 mdata->nr_offsets = SYSC_MAX_REGS;
2330 mdata->cap = ddata->cap;
2331 mdata->cfg = &ddata->cfg;
2334 ddata->mdata = mdata;
2339 static int sysc_init_match(struct sysc *ddata)
2341 const struct sysc_capabilities *cap;
2343 cap = of_device_get_match_data(ddata->dev);
2349 ddata->cfg.quirks |= ddata->cap->mod_quirks;
2354 static void ti_sysc_idle(struct work_struct *work)
2358 ddata = container_of(work, struct sysc, idle_work.work);
2360 if (pm_runtime_active(ddata->dev))
2361 pm_runtime_put_sync(ddata->dev);
2364 static const struct of_device_id sysc_match_table[] = {
2365 { .compatible = "simple-bus", },
2369 static int sysc_probe(struct platform_device *pdev)
2371 struct ti_sysc_platform_data *pdata = dev_get_platdata(&pdev->dev);
2375 ddata = devm_kzalloc(&pdev->dev, sizeof(*ddata), GFP_KERNEL);
2379 ddata->dev = &pdev->dev;
2380 platform_set_drvdata(pdev, ddata);
2382 error = sysc_init_match(ddata);
2386 error = sysc_init_dts_quirks(ddata);
2390 error = sysc_map_and_check_registers(ddata);
2394 error = sysc_init_sysc_mask(ddata);
2398 error = sysc_init_idlemodes(ddata);
2402 error = sysc_init_syss_mask(ddata);
2406 error = sysc_init_pdata(ddata);
2410 sysc_init_early_quirks(ddata);
2412 error = sysc_get_clocks(ddata);
2416 error = sysc_init_resets(ddata);
2420 error = sysc_init_module(ddata);
2424 pm_runtime_enable(ddata->dev);
2425 error = pm_runtime_get_sync(ddata->dev);
2427 pm_runtime_put_noidle(ddata->dev);
2428 pm_runtime_disable(ddata->dev);
2432 sysc_show_registers(ddata);
2434 ddata->dev->type = &sysc_device_type;
2435 error = of_platform_populate(ddata->dev->of_node, sysc_match_table,
2436 pdata ? pdata->auxdata : NULL,
2441 INIT_DELAYED_WORK(&ddata->idle_work, ti_sysc_idle);
2443 /* At least earlycon won't survive without deferred idle */
2444 if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE_ON_INIT |
2445 SYSC_QUIRK_NO_RESET_ON_INIT)) {
2446 schedule_delayed_work(&ddata->idle_work, 3000);
2448 pm_runtime_put(&pdev->dev);
2451 if (!of_get_available_child_count(ddata->dev->of_node))
2452 ddata->disable_on_idle = true;
2457 pm_runtime_put_sync(&pdev->dev);
2458 pm_runtime_disable(&pdev->dev);
2460 sysc_unprepare(ddata);
2465 static int sysc_remove(struct platform_device *pdev)
2467 struct sysc *ddata = platform_get_drvdata(pdev);
2470 cancel_delayed_work_sync(&ddata->idle_work);
2472 error = pm_runtime_get_sync(ddata->dev);
2474 pm_runtime_put_noidle(ddata->dev);
2475 pm_runtime_disable(ddata->dev);
2479 of_platform_depopulate(&pdev->dev);
2481 pm_runtime_put_sync(&pdev->dev);
2482 pm_runtime_disable(&pdev->dev);
2483 reset_control_assert(ddata->rsts);
2486 sysc_unprepare(ddata);
2491 static const struct of_device_id sysc_match[] = {
2492 { .compatible = "ti,sysc-omap2", .data = &sysc_omap2, },
2493 { .compatible = "ti,sysc-omap2-timer", .data = &sysc_omap2_timer, },
2494 { .compatible = "ti,sysc-omap4", .data = &sysc_omap4, },
2495 { .compatible = "ti,sysc-omap4-timer", .data = &sysc_omap4_timer, },
2496 { .compatible = "ti,sysc-omap4-simple", .data = &sysc_omap4_simple, },
2497 { .compatible = "ti,sysc-omap3430-sr", .data = &sysc_34xx_sr, },
2498 { .compatible = "ti,sysc-omap3630-sr", .data = &sysc_36xx_sr, },
2499 { .compatible = "ti,sysc-omap4-sr", .data = &sysc_omap4_sr, },
2500 { .compatible = "ti,sysc-omap3-sham", .data = &sysc_omap3_sham, },
2501 { .compatible = "ti,sysc-omap-aes", .data = &sysc_omap3_aes, },
2502 { .compatible = "ti,sysc-mcasp", .data = &sysc_omap4_mcasp, },
2503 { .compatible = "ti,sysc-dra7-mcasp", .data = &sysc_dra7_mcasp, },
2504 { .compatible = "ti,sysc-usb-host-fs",
2505 .data = &sysc_omap4_usb_host_fs, },
2506 { .compatible = "ti,sysc-dra7-mcan", .data = &sysc_dra7_mcan, },
2509 MODULE_DEVICE_TABLE(of, sysc_match);
2511 static struct platform_driver sysc_driver = {
2512 .probe = sysc_probe,
2513 .remove = sysc_remove,
2516 .of_match_table = sysc_match,
2521 static int __init sysc_init(void)
2523 bus_register_notifier(&platform_bus_type, &sysc_nb);
2525 return platform_driver_register(&sysc_driver);
2527 module_init(sysc_init);
2529 static void __exit sysc_exit(void)
2531 bus_unregister_notifier(&platform_bus_type, &sysc_nb);
2532 platform_driver_unregister(&sysc_driver);
2534 module_exit(sysc_exit);
2536 MODULE_DESCRIPTION("TI sysc interconnect target driver");
2537 MODULE_LICENSE("GPL v2");