2 * Copyright 2019 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 #ifndef __AMDGPU_SMU_H__
23 #define __AMDGPU_SMU_H__
26 #include "kgd_pp_interface.h"
27 #include "dm_pp_interface.h"
28 #include "dm_pp_smu.h"
29 #include "smu_types.h"
31 #define SMU_THERMAL_MINIMUM_ALERT_TEMP 0
32 #define SMU_THERMAL_MAXIMUM_ALERT_TEMP 255
33 #define SMU_TEMPERATURE_UNITS_PER_CENTIGRADES 1000
35 struct smu_hw_power_state {
39 struct smu_power_state;
41 enum smu_state_ui_label {
42 SMU_STATE_UI_LABEL_NONE,
43 SMU_STATE_UI_LABEL_BATTERY,
44 SMU_STATE_UI_TABEL_MIDDLE_LOW,
45 SMU_STATE_UI_LABEL_BALLANCED,
46 SMU_STATE_UI_LABEL_MIDDLE_HIGHT,
47 SMU_STATE_UI_LABEL_PERFORMANCE,
48 SMU_STATE_UI_LABEL_BACO,
51 enum smu_state_classification_flag {
52 SMU_STATE_CLASSIFICATION_FLAG_BOOT = 0x0001,
53 SMU_STATE_CLASSIFICATION_FLAG_THERMAL = 0x0002,
54 SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE = 0x0004,
55 SMU_STATE_CLASSIFICATION_FLAG_RESET = 0x0008,
56 SMU_STATE_CLASSIFICATION_FLAG_FORCED = 0x0010,
57 SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE = 0x0020,
58 SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE = 0x0040,
59 SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE = 0x0080,
60 SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE = 0x0100,
61 SMU_STATE_CLASSIFICATION_FLAG_UVD = 0x0200,
62 SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW = 0x0400,
63 SMU_STATE_CLASSIFICATION_FLAG_ACPI = 0x0800,
64 SMU_STATE_CLASSIFICATION_FLAG_HD2 = 0x1000,
65 SMU_STATE_CLASSIFICATION_FLAG_UVD_HD = 0x2000,
66 SMU_STATE_CLASSIFICATION_FLAG_UVD_SD = 0x4000,
67 SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE = 0x8000,
68 SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE = 0x10000,
69 SMU_STATE_CLASSIFICATION_FLAG_BACO = 0x20000,
70 SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2 = 0x40000,
71 SMU_STATE_CLASSIFICATION_FLAG_ULV = 0x80000,
72 SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC = 0x100000,
75 struct smu_state_classification_block {
76 enum smu_state_ui_label ui_label;
77 enum smu_state_classification_flag flags;
83 struct smu_state_pcie_block {
87 enum smu_refreshrate_source {
88 SMU_REFRESHRATE_SOURCE_EDID,
89 SMU_REFRESHRATE_SOURCE_EXPLICIT
92 struct smu_state_display_block {
93 bool disable_frame_modulation;
94 bool limit_refreshrate;
95 enum smu_refreshrate_source refreshrate_source;
96 int explicit_refreshrate;
97 int edid_refreshrate_index;
98 bool enable_vari_bright;
101 struct smu_state_memroy_block {
107 struct smu_state_software_algorithm_block {
108 bool disable_load_balancing;
109 bool enable_sleep_for_timestamps;
112 struct smu_temperature_range {
115 int edge_emergency_max;
117 int hotspot_crit_max;
118 int hotspot_emergency_max;
121 int mem_emergency_max;
124 struct smu_state_validation_block {
125 bool single_display_only;
127 uint8_t supported_power_levels;
130 struct smu_uvd_clocks {
136 * Structure to hold a SMU Power State.
138 struct smu_power_state {
140 struct list_head ordered_list;
141 struct list_head all_states_list;
143 struct smu_state_classification_block classification;
144 struct smu_state_validation_block validation;
145 struct smu_state_pcie_block pcie;
146 struct smu_state_display_block display;
147 struct smu_state_memroy_block memory;
148 struct smu_temperature_range temperatures;
149 struct smu_state_software_algorithm_block software;
150 struct smu_uvd_clocks uvd_clocks;
151 struct smu_hw_power_state hardware;
154 enum smu_power_src_type
158 SMU_POWER_SOURCE_COUNT,
161 enum smu_memory_pool_size
163 SMU_MEMORY_POOL_SIZE_ZERO = 0,
164 SMU_MEMORY_POOL_SIZE_256_MB = 0x10000000,
165 SMU_MEMORY_POOL_SIZE_512_MB = 0x20000000,
166 SMU_MEMORY_POOL_SIZE_1_GB = 0x40000000,
167 SMU_MEMORY_POOL_SIZE_2_GB = 0x80000000,
170 #define SMU_TABLE_INIT(tables, table_id, s, a, d) \
172 tables[table_id].size = s; \
173 tables[table_id].align = a; \
174 tables[table_id].domain = d; \
183 struct amdgpu_bo *bo;
186 enum smu_perf_level_designation {
188 PERF_LEVEL_POWER_CONTAINMENT,
191 struct smu_performance_level {
193 uint32_t memory_clock;
196 uint32_t non_local_mem_freq;
197 uint32_t non_local_mem_width;
200 struct smu_clock_info {
201 uint32_t min_mem_clk;
202 uint32_t max_mem_clk;
203 uint32_t min_eng_clk;
204 uint32_t max_eng_clk;
205 uint32_t min_bus_bandwidth;
206 uint32_t max_bus_bandwidth;
209 struct smu_bios_boot_up_values
224 uint32_t pp_table_id;
229 SMU_TABLE_PPTABLE = 0,
230 SMU_TABLE_WATERMARKS,
232 SMU_TABLE_AVFS_PSM_DEBUG,
233 SMU_TABLE_AVFS_FUSE_OVERRIDE,
234 SMU_TABLE_PMSTATUSLOG,
235 SMU_TABLE_SMU_METRICS,
236 SMU_TABLE_DRIVER_SMU_CONFIG,
237 SMU_TABLE_ACTIVITY_MONITOR_COEFF,
239 SMU_TABLE_I2C_COMMANDS,
244 struct smu_table_context
246 void *power_play_table;
247 uint32_t power_play_table_size;
248 void *hardcode_pptable;
249 unsigned long metrics_time;
252 void *max_sustainable_clocks;
253 struct smu_bios_boot_up_values boot_values;
254 void *driver_pptable;
255 struct smu_table *tables;
256 uint32_t table_count;
257 struct smu_table memory_pool;
258 uint8_t thermal_controller_type;
261 void *overdrive_table;
264 struct smu_dpm_context {
265 uint32_t dpm_context_size;
267 void *golden_dpm_context;
268 bool enable_umd_pstate;
269 enum amd_dpm_forced_level dpm_level;
270 enum amd_dpm_forced_level saved_dpm_level;
271 enum amd_dpm_forced_level requested_dpm_level;
272 struct smu_power_state *dpm_request_power_state;
273 struct smu_power_state *dpm_current_power_state;
274 struct mclock_latency_table *mclk_latency_table;
277 struct smu_power_gate {
283 struct smu_power_context {
285 uint32_t power_context_size;
286 struct smu_power_gate power_gate;
290 #define SMU_FEATURE_MAX (64)
293 uint32_t feature_num;
294 DECLARE_BITMAP(supported, SMU_FEATURE_MAX);
295 DECLARE_BITMAP(allowed, SMU_FEATURE_MAX);
296 DECLARE_BITMAP(enabled, SMU_FEATURE_MAX);
301 uint32_t engine_clock;
302 uint32_t memory_clock;
303 uint32_t bus_bandwidth;
304 uint32_t engine_clock_in_sr;
306 uint32_t dcef_clock_in_sr;
309 #define MAX_REGULAR_DPM_NUM 16
310 struct mclk_latency_entries {
314 struct mclock_latency_table {
316 struct mclk_latency_entries entries[MAX_REGULAR_DPM_NUM];
321 SMU_BACO_STATE_ENTER = 0,
325 struct smu_baco_context
329 bool platform_support;
332 #define WORKLOAD_POLICY_MAX 7
335 struct amdgpu_device *adev;
336 struct amdgpu_irq_src *irq_source;
338 const struct smu_funcs *funcs;
339 const struct pptable_funcs *ppt_funcs;
343 struct smu_table_context smu_table;
344 struct smu_dpm_context smu_dpm;
345 struct smu_power_context smu_power;
346 struct smu_feature smu_feature;
347 struct amd_pp_display_configuration *display_config;
348 struct smu_baco_context smu_baco;
351 uint32_t pstate_sclk;
352 uint32_t pstate_mclk;
355 uint32_t power_limit;
356 uint32_t default_power_limit;
359 uint32_t ppt_offset_bytes;
360 uint32_t ppt_size_bytes;
361 uint8_t *ppt_start_addr;
363 bool support_power_containment;
364 bool disable_watermark;
366 #define WATERMARKS_EXIST (1 << 0)
367 #define WATERMARKS_LOADED (1 << 1)
368 uint32_t watermarks_bitmap;
369 uint32_t hard_min_uclk_req_from_dal;
370 bool disable_uclk_switch;
372 uint32_t workload_mask;
373 uint32_t workload_prority[WORKLOAD_POLICY_MAX];
374 uint32_t workload_setting[WORKLOAD_POLICY_MAX];
375 uint32_t power_profile_mode;
376 uint32_t default_power_profile_mode;
379 uint32_t smc_if_version;
383 struct pptable_funcs {
384 int (*alloc_dpm_context)(struct smu_context *smu);
385 int (*store_powerplay_table)(struct smu_context *smu);
386 int (*check_powerplay_table)(struct smu_context *smu);
387 int (*append_powerplay_table)(struct smu_context *smu);
388 int (*get_smu_msg_index)(struct smu_context *smu, uint32_t index);
389 int (*get_smu_clk_index)(struct smu_context *smu, uint32_t index);
390 int (*get_smu_feature_index)(struct smu_context *smu, uint32_t index);
391 int (*get_smu_table_index)(struct smu_context *smu, uint32_t index);
392 int (*get_smu_power_index)(struct smu_context *smu, uint32_t index);
393 int (*get_workload_type)(struct smu_context *smu, enum PP_SMC_POWER_PROFILE profile);
394 int (*run_afll_btc)(struct smu_context *smu);
395 int (*get_allowed_feature_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
396 enum amd_pm_state_type (*get_current_power_state)(struct smu_context *smu);
397 int (*set_default_dpm_table)(struct smu_context *smu);
398 int (*set_power_state)(struct smu_context *smu);
399 int (*populate_umd_state_clk)(struct smu_context *smu);
400 int (*print_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, char *buf);
401 int (*force_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t mask);
402 int (*set_default_od8_settings)(struct smu_context *smu);
403 int (*get_od_percentage)(struct smu_context *smu, enum smu_clk_type clk_type);
404 int (*set_od_percentage)(struct smu_context *smu,
405 enum smu_clk_type clk_type,
407 int (*od_edit_dpm_table)(struct smu_context *smu,
408 enum PP_OD_DPM_TABLE_COMMAND type,
409 long *input, uint32_t size);
410 int (*get_clock_by_type_with_latency)(struct smu_context *smu,
411 enum smu_clk_type clk_type,
413 pp_clock_levels_with_latency
415 int (*get_clock_by_type_with_voltage)(struct smu_context *smu,
416 enum amd_pp_clock_type type,
418 pp_clock_levels_with_voltage
420 int (*get_power_profile_mode)(struct smu_context *smu, char *buf);
421 int (*set_power_profile_mode)(struct smu_context *smu, long *input, uint32_t size);
422 int (*dpm_set_uvd_enable)(struct smu_context *smu, bool enable);
423 int (*dpm_set_vce_enable)(struct smu_context *smu, bool enable);
424 int (*read_sensor)(struct smu_context *smu, enum amd_pp_sensors sensor,
425 void *data, uint32_t *size);
426 int (*pre_display_config_changed)(struct smu_context *smu);
427 int (*display_config_changed)(struct smu_context *smu);
428 int (*apply_clocks_adjust_rules)(struct smu_context *smu);
429 int (*notify_smc_dispaly_config)(struct smu_context *smu);
430 int (*force_dpm_limit_value)(struct smu_context *smu, bool highest);
431 int (*unforce_dpm_levels)(struct smu_context *smu);
432 int (*get_profiling_clk_mask)(struct smu_context *smu,
433 enum amd_dpm_forced_level level,
437 int (*set_cpu_power_state)(struct smu_context *smu);
438 bool (*is_dpm_running)(struct smu_context *smu);
439 int (*tables_init)(struct smu_context *smu, struct smu_table *tables);
440 int (*set_thermal_fan_table)(struct smu_context *smu);
441 int (*get_fan_speed_percent)(struct smu_context *smu, uint32_t *speed);
442 int (*get_fan_speed_rpm)(struct smu_context *smu, uint32_t *speed);
443 int (*set_watermarks_table)(struct smu_context *smu, void *watermarks,
444 struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges);
445 int (*get_current_clk_freq_by_table)(struct smu_context *smu,
446 enum smu_clk_type clk_type,
448 int (*get_thermal_temperature_range)(struct smu_context *smu, struct smu_temperature_range *range);
449 int (*get_uclk_dpm_states)(struct smu_context *smu, uint32_t *clocks_in_khz, uint32_t *num_states);
450 int (*set_default_od_settings)(struct smu_context *smu, bool initialize);
451 int (*set_performance_level)(struct smu_context *smu, enum amd_dpm_forced_level level);
452 int (*display_disable_memory_clock_switch)(struct smu_context *smu, bool disable_memory_clock_switch);
453 void (*dump_pptable)(struct smu_context *smu);
454 int (*get_power_limit)(struct smu_context *smu, uint32_t *limit, bool asic_default);
459 int (*init_microcode)(struct smu_context *smu);
460 int (*init_smc_tables)(struct smu_context *smu);
461 int (*fini_smc_tables)(struct smu_context *smu);
462 int (*init_power)(struct smu_context *smu);
463 int (*fini_power)(struct smu_context *smu);
464 int (*load_microcode)(struct smu_context *smu);
465 int (*check_fw_status)(struct smu_context *smu);
466 int (*setup_pptable)(struct smu_context *smu);
467 int (*get_vbios_bootup_values)(struct smu_context *smu);
468 int (*get_clk_info_from_vbios)(struct smu_context *smu);
469 int (*check_pptable)(struct smu_context *smu);
470 int (*parse_pptable)(struct smu_context *smu);
471 int (*populate_smc_pptable)(struct smu_context *smu);
472 int (*check_fw_version)(struct smu_context *smu);
473 int (*write_pptable)(struct smu_context *smu);
474 int (*set_min_dcef_deep_sleep)(struct smu_context *smu);
475 int (*set_tool_table_location)(struct smu_context *smu);
476 int (*notify_memory_pool_location)(struct smu_context *smu);
477 int (*write_watermarks_table)(struct smu_context *smu);
478 int (*set_last_dcef_min_deep_sleep_clk)(struct smu_context *smu);
479 int (*system_features_control)(struct smu_context *smu, bool en);
480 int (*send_smc_msg)(struct smu_context *smu, uint16_t msg);
481 int (*send_smc_msg_with_param)(struct smu_context *smu, uint16_t msg, uint32_t param);
482 int (*read_smc_arg)(struct smu_context *smu, uint32_t *arg);
483 int (*init_display_count)(struct smu_context *smu, uint32_t count);
484 int (*set_allowed_mask)(struct smu_context *smu);
485 int (*get_enabled_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
486 int (*notify_display_change)(struct smu_context *smu);
487 int (*set_power_limit)(struct smu_context *smu, uint32_t n);
488 int (*get_current_clk_freq)(struct smu_context *smu, enum smu_clk_type clk_id, uint32_t *value);
489 int (*init_max_sustainable_clocks)(struct smu_context *smu);
490 int (*start_thermal_control)(struct smu_context *smu);
491 int (*read_sensor)(struct smu_context *smu, enum amd_pp_sensors sensor,
492 void *data, uint32_t *size);
493 int (*set_deep_sleep_dcefclk)(struct smu_context *smu, uint32_t clk);
494 int (*set_active_display_count)(struct smu_context *smu, uint32_t count);
495 int (*store_cc6_data)(struct smu_context *smu, uint32_t separation_time,
496 bool cc6_disable, bool pstate_disable,
497 bool pstate_switch_disable);
498 int (*get_clock_by_type)(struct smu_context *smu,
499 enum amd_pp_clock_type type,
500 struct amd_pp_clocks *clocks);
501 int (*get_max_high_clocks)(struct smu_context *smu,
502 struct amd_pp_simple_clock_info *clocks);
503 int (*display_clock_voltage_request)(struct smu_context *smu, struct
504 pp_display_clock_request
506 int (*get_dal_power_level)(struct smu_context *smu,
507 struct amd_pp_simple_clock_info *clocks);
508 int (*get_perf_level)(struct smu_context *smu,
509 enum smu_perf_level_designation designation,
510 struct smu_performance_level *level);
511 int (*get_current_shallow_sleep_clocks)(struct smu_context *smu,
512 struct smu_clock_info *clocks);
513 int (*notify_smu_enable_pwe)(struct smu_context *smu);
514 int (*set_watermarks_for_clock_ranges)(struct smu_context *smu,
515 struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges);
516 int (*conv_power_profile_to_pplib_workload)(int power_profile);
517 uint32_t (*get_fan_control_mode)(struct smu_context *smu);
518 int (*set_fan_control_mode)(struct smu_context *smu, uint32_t mode);
519 int (*set_fan_speed_percent)(struct smu_context *smu, uint32_t speed);
520 int (*set_fan_speed_rpm)(struct smu_context *smu, uint32_t speed);
521 int (*set_xgmi_pstate)(struct smu_context *smu, uint32_t pstate);
522 int (*gfx_off_control)(struct smu_context *smu, bool enable);
523 int (*register_irq_handler)(struct smu_context *smu);
524 int (*set_azalia_d3_pme)(struct smu_context *smu);
525 int (*get_max_sustainable_clocks_by_dc)(struct smu_context *smu, struct pp_smu_nv_clock_table *max_clocks);
526 bool (*baco_is_support)(struct smu_context *smu);
527 enum smu_baco_state (*baco_get_state)(struct smu_context *smu);
528 int (*baco_set_state)(struct smu_context *smu, enum smu_baco_state state);
529 int (*baco_reset)(struct smu_context *smu);
533 #define smu_init_microcode(smu) \
534 ((smu)->funcs->init_microcode ? (smu)->funcs->init_microcode((smu)) : 0)
535 #define smu_init_smc_tables(smu) \
536 ((smu)->funcs->init_smc_tables ? (smu)->funcs->init_smc_tables((smu)) : 0)
537 #define smu_fini_smc_tables(smu) \
538 ((smu)->funcs->fini_smc_tables ? (smu)->funcs->fini_smc_tables((smu)) : 0)
539 #define smu_init_power(smu) \
540 ((smu)->funcs->init_power ? (smu)->funcs->init_power((smu)) : 0)
541 #define smu_fini_power(smu) \
542 ((smu)->funcs->fini_power ? (smu)->funcs->fini_power((smu)) : 0)
543 #define smu_load_microcode(smu) \
544 ((smu)->funcs->load_microcode ? (smu)->funcs->load_microcode((smu)) : 0)
545 #define smu_check_fw_status(smu) \
546 ((smu)->funcs->check_fw_status ? (smu)->funcs->check_fw_status((smu)) : 0)
547 #define smu_setup_pptable(smu) \
548 ((smu)->funcs->setup_pptable ? (smu)->funcs->setup_pptable((smu)) : 0)
549 #define smu_get_vbios_bootup_values(smu) \
550 ((smu)->funcs->get_vbios_bootup_values ? (smu)->funcs->get_vbios_bootup_values((smu)) : 0)
551 #define smu_get_clk_info_from_vbios(smu) \
552 ((smu)->funcs->get_clk_info_from_vbios ? (smu)->funcs->get_clk_info_from_vbios((smu)) : 0)
553 #define smu_check_pptable(smu) \
554 ((smu)->funcs->check_pptable ? (smu)->funcs->check_pptable((smu)) : 0)
555 #define smu_parse_pptable(smu) \
556 ((smu)->funcs->parse_pptable ? (smu)->funcs->parse_pptable((smu)) : 0)
557 #define smu_populate_smc_pptable(smu) \
558 ((smu)->funcs->populate_smc_pptable ? (smu)->funcs->populate_smc_pptable((smu)) : 0)
559 #define smu_check_fw_version(smu) \
560 ((smu)->funcs->check_fw_version ? (smu)->funcs->check_fw_version((smu)) : 0)
561 #define smu_write_pptable(smu) \
562 ((smu)->funcs->write_pptable ? (smu)->funcs->write_pptable((smu)) : 0)
563 #define smu_set_min_dcef_deep_sleep(smu) \
564 ((smu)->funcs->set_min_dcef_deep_sleep ? (smu)->funcs->set_min_dcef_deep_sleep((smu)) : 0)
565 #define smu_set_tool_table_location(smu) \
566 ((smu)->funcs->set_tool_table_location ? (smu)->funcs->set_tool_table_location((smu)) : 0)
567 #define smu_notify_memory_pool_location(smu) \
568 ((smu)->funcs->notify_memory_pool_location ? (smu)->funcs->notify_memory_pool_location((smu)) : 0)
569 #define smu_gfx_off_control(smu, enable) \
570 ((smu)->funcs->gfx_off_control ? (smu)->funcs->gfx_off_control((smu), (enable)) : 0)
572 #define smu_write_watermarks_table(smu) \
573 ((smu)->funcs->write_watermarks_table ? (smu)->funcs->write_watermarks_table((smu)) : 0)
574 #define smu_set_last_dcef_min_deep_sleep_clk(smu) \
575 ((smu)->funcs->set_last_dcef_min_deep_sleep_clk ? (smu)->funcs->set_last_dcef_min_deep_sleep_clk((smu)) : 0)
576 #define smu_system_features_control(smu, en) \
577 ((smu)->funcs->system_features_control ? (smu)->funcs->system_features_control((smu), (en)) : 0)
578 #define smu_init_max_sustainable_clocks(smu) \
579 ((smu)->funcs->init_max_sustainable_clocks ? (smu)->funcs->init_max_sustainable_clocks((smu)) : 0)
580 #define smu_set_default_od_settings(smu, initialize) \
581 ((smu)->ppt_funcs->set_default_od_settings ? (smu)->ppt_funcs->set_default_od_settings((smu), (initialize)) : 0)
582 #define smu_set_fan_speed_rpm(smu, speed) \
583 ((smu)->funcs->set_fan_speed_rpm ? (smu)->funcs->set_fan_speed_rpm((smu), (speed)) : 0)
584 #define smu_send_smc_msg(smu, msg) \
585 ((smu)->funcs->send_smc_msg? (smu)->funcs->send_smc_msg((smu), (msg)) : 0)
586 #define smu_send_smc_msg_with_param(smu, msg, param) \
587 ((smu)->funcs->send_smc_msg_with_param? (smu)->funcs->send_smc_msg_with_param((smu), (msg), (param)) : 0)
588 #define smu_read_smc_arg(smu, arg) \
589 ((smu)->funcs->read_smc_arg? (smu)->funcs->read_smc_arg((smu), (arg)) : 0)
590 #define smu_alloc_dpm_context(smu) \
591 ((smu)->ppt_funcs->alloc_dpm_context ? (smu)->ppt_funcs->alloc_dpm_context((smu)) : 0)
592 #define smu_init_display_count(smu, count) \
593 ((smu)->funcs->init_display_count ? (smu)->funcs->init_display_count((smu), (count)) : 0)
594 #define smu_feature_set_allowed_mask(smu) \
595 ((smu)->funcs->set_allowed_mask? (smu)->funcs->set_allowed_mask((smu)) : 0)
596 #define smu_feature_get_enabled_mask(smu, mask, num) \
597 ((smu)->funcs->get_enabled_mask? (smu)->funcs->get_enabled_mask((smu), (mask), (num)) : 0)
598 #define smu_is_dpm_running(smu) \
599 ((smu)->ppt_funcs->is_dpm_running ? (smu)->ppt_funcs->is_dpm_running((smu)) : 0)
600 #define smu_notify_display_change(smu) \
601 ((smu)->funcs->notify_display_change? (smu)->funcs->notify_display_change((smu)) : 0)
602 #define smu_store_powerplay_table(smu) \
603 ((smu)->ppt_funcs->store_powerplay_table ? (smu)->ppt_funcs->store_powerplay_table((smu)) : 0)
604 #define smu_check_powerplay_table(smu) \
605 ((smu)->ppt_funcs->check_powerplay_table ? (smu)->ppt_funcs->check_powerplay_table((smu)) : 0)
606 #define smu_append_powerplay_table(smu) \
607 ((smu)->ppt_funcs->append_powerplay_table ? (smu)->ppt_funcs->append_powerplay_table((smu)) : 0)
608 #define smu_set_default_dpm_table(smu) \
609 ((smu)->ppt_funcs->set_default_dpm_table ? (smu)->ppt_funcs->set_default_dpm_table((smu)) : 0)
610 #define smu_populate_umd_state_clk(smu) \
611 ((smu)->ppt_funcs->populate_umd_state_clk ? (smu)->ppt_funcs->populate_umd_state_clk((smu)) : 0)
612 #define smu_set_default_od8_settings(smu) \
613 ((smu)->ppt_funcs->set_default_od8_settings ? (smu)->ppt_funcs->set_default_od8_settings((smu)) : 0)
614 #define smu_get_power_limit(smu, limit, def) \
615 ((smu)->ppt_funcs->get_power_limit ? (smu)->ppt_funcs->get_power_limit((smu), (limit), (def)) : 0)
616 #define smu_set_power_limit(smu, limit) \
617 ((smu)->funcs->set_power_limit ? (smu)->funcs->set_power_limit((smu), (limit)) : 0)
618 #define smu_get_current_clk_freq(smu, clk_id, value) \
619 ((smu)->funcs->get_current_clk_freq? (smu)->funcs->get_current_clk_freq((smu), (clk_id), (value)) : 0)
620 #define smu_print_clk_levels(smu, clk_type, buf) \
621 ((smu)->ppt_funcs->print_clk_levels ? (smu)->ppt_funcs->print_clk_levels((smu), (clk_type), (buf)) : 0)
622 #define smu_force_clk_levels(smu, clk_type, level) \
623 ((smu)->ppt_funcs->force_clk_levels ? (smu)->ppt_funcs->force_clk_levels((smu), (clk_type), (level)) : 0)
624 #define smu_get_od_percentage(smu, type) \
625 ((smu)->ppt_funcs->get_od_percentage ? (smu)->ppt_funcs->get_od_percentage((smu), (type)) : 0)
626 #define smu_set_od_percentage(smu, type, value) \
627 ((smu)->ppt_funcs->set_od_percentage ? (smu)->ppt_funcs->set_od_percentage((smu), (type), (value)) : 0)
628 #define smu_od_edit_dpm_table(smu, type, input, size) \
629 ((smu)->ppt_funcs->od_edit_dpm_table ? (smu)->ppt_funcs->od_edit_dpm_table((smu), (type), (input), (size)) : 0)
630 #define smu_tables_init(smu, tab) \
631 ((smu)->ppt_funcs->tables_init ? (smu)->ppt_funcs->tables_init((smu), (tab)) : 0)
632 #define smu_set_thermal_fan_table(smu) \
633 ((smu)->ppt_funcs->set_thermal_fan_table ? (smu)->ppt_funcs->set_thermal_fan_table((smu)) : 0)
634 #define smu_start_thermal_control(smu) \
635 ((smu)->funcs->start_thermal_control? (smu)->funcs->start_thermal_control((smu)) : 0)
636 #define smu_read_sensor(smu, sensor, data, size) \
637 ((smu)->funcs->read_sensor? (smu)->funcs->read_sensor((smu), (sensor), (data), (size)) : 0)
638 #define smu_asic_read_sensor(smu, sensor, data, size) \
639 ((smu)->ppt_funcs->read_sensor? (smu)->ppt_funcs->read_sensor((smu), (sensor), (data), (size)) : 0)
640 #define smu_get_power_profile_mode(smu, buf) \
641 ((smu)->ppt_funcs->get_power_profile_mode ? (smu)->ppt_funcs->get_power_profile_mode((smu), buf) : 0)
642 #define smu_set_power_profile_mode(smu, param, param_size) \
643 ((smu)->ppt_funcs->set_power_profile_mode ? (smu)->ppt_funcs->set_power_profile_mode((smu), (param), (param_size)) : 0)
644 #define smu_pre_display_config_changed(smu) \
645 ((smu)->ppt_funcs->pre_display_config_changed ? (smu)->ppt_funcs->pre_display_config_changed((smu)) : 0)
646 #define smu_display_config_changed(smu) \
647 ((smu)->ppt_funcs->display_config_changed ? (smu)->ppt_funcs->display_config_changed((smu)) : 0)
648 #define smu_apply_clocks_adjust_rules(smu) \
649 ((smu)->ppt_funcs->apply_clocks_adjust_rules ? (smu)->ppt_funcs->apply_clocks_adjust_rules((smu)) : 0)
650 #define smu_notify_smc_dispaly_config(smu) \
651 ((smu)->ppt_funcs->notify_smc_dispaly_config ? (smu)->ppt_funcs->notify_smc_dispaly_config((smu)) : 0)
652 #define smu_force_dpm_limit_value(smu, highest) \
653 ((smu)->ppt_funcs->force_dpm_limit_value ? (smu)->ppt_funcs->force_dpm_limit_value((smu), (highest)) : 0)
654 #define smu_unforce_dpm_levels(smu) \
655 ((smu)->ppt_funcs->unforce_dpm_levels ? (smu)->ppt_funcs->unforce_dpm_levels((smu)) : 0)
656 #define smu_get_profiling_clk_mask(smu, level, sclk_mask, mclk_mask, soc_mask) \
657 ((smu)->ppt_funcs->get_profiling_clk_mask ? (smu)->ppt_funcs->get_profiling_clk_mask((smu), (level), (sclk_mask), (mclk_mask), (soc_mask)) : 0)
658 #define smu_set_cpu_power_state(smu) \
659 ((smu)->ppt_funcs->set_cpu_power_state ? (smu)->ppt_funcs->set_cpu_power_state((smu)) : 0)
660 #define smu_get_fan_control_mode(smu) \
661 ((smu)->funcs->get_fan_control_mode ? (smu)->funcs->get_fan_control_mode((smu)) : 0)
662 #define smu_set_fan_control_mode(smu, value) \
663 ((smu)->funcs->set_fan_control_mode ? (smu)->funcs->set_fan_control_mode((smu), (value)) : 0)
664 #define smu_get_fan_speed_percent(smu, speed) \
665 ((smu)->ppt_funcs->get_fan_speed_percent ? (smu)->ppt_funcs->get_fan_speed_percent((smu), (speed)) : 0)
666 #define smu_set_fan_speed_percent(smu, speed) \
667 ((smu)->funcs->set_fan_speed_percent ? (smu)->funcs->set_fan_speed_percent((smu), (speed)) : 0)
668 #define smu_get_fan_speed_rpm(smu, speed) \
669 ((smu)->ppt_funcs->get_fan_speed_rpm ? (smu)->ppt_funcs->get_fan_speed_rpm((smu), (speed)) : 0)
671 #define smu_msg_get_index(smu, msg) \
672 ((smu)->ppt_funcs? ((smu)->ppt_funcs->get_smu_msg_index? (smu)->ppt_funcs->get_smu_msg_index((smu), (msg)) : -EINVAL) : -EINVAL)
673 #define smu_clk_get_index(smu, msg) \
674 ((smu)->ppt_funcs? ((smu)->ppt_funcs->get_smu_clk_index? (smu)->ppt_funcs->get_smu_clk_index((smu), (msg)) : -EINVAL) : -EINVAL)
675 #define smu_feature_get_index(smu, msg) \
676 ((smu)->ppt_funcs? ((smu)->ppt_funcs->get_smu_feature_index? (smu)->ppt_funcs->get_smu_feature_index((smu), (msg)) : -EINVAL) : -EINVAL)
677 #define smu_table_get_index(smu, tab) \
678 ((smu)->ppt_funcs? ((smu)->ppt_funcs->get_smu_table_index? (smu)->ppt_funcs->get_smu_table_index((smu), (tab)) : -EINVAL) : -EINVAL)
679 #define smu_power_get_index(smu, src) \
680 ((smu)->ppt_funcs? ((smu)->ppt_funcs->get_smu_power_index? (smu)->ppt_funcs->get_smu_power_index((smu), (src)) : -EINVAL) : -EINVAL)
681 #define smu_workload_get_type(smu, profile) \
682 ((smu)->ppt_funcs? ((smu)->ppt_funcs->get_workload_type? (smu)->ppt_funcs->get_workload_type((smu), (profile)) : -EINVAL) : -EINVAL)
683 #define smu_run_afll_btc(smu) \
684 ((smu)->ppt_funcs? ((smu)->ppt_funcs->run_afll_btc? (smu)->ppt_funcs->run_afll_btc((smu)) : 0) : 0)
685 #define smu_get_allowed_feature_mask(smu, feature_mask, num) \
686 ((smu)->ppt_funcs? ((smu)->ppt_funcs->get_allowed_feature_mask? (smu)->ppt_funcs->get_allowed_feature_mask((smu), (feature_mask), (num)) : 0) : 0)
687 #define smu_set_deep_sleep_dcefclk(smu, clk) \
688 ((smu)->funcs->set_deep_sleep_dcefclk ? (smu)->funcs->set_deep_sleep_dcefclk((smu), (clk)) : 0)
689 #define smu_set_active_display_count(smu, count) \
690 ((smu)->funcs->set_active_display_count ? (smu)->funcs->set_active_display_count((smu), (count)) : 0)
691 #define smu_store_cc6_data(smu, st, cc6_dis, pst_dis, pst_sw_dis) \
692 ((smu)->funcs->store_cc6_data ? (smu)->funcs->store_cc6_data((smu), (st), (cc6_dis), (pst_dis), (pst_sw_dis)) : 0)
693 #define smu_get_clock_by_type(smu, type, clocks) \
694 ((smu)->funcs->get_clock_by_type ? (smu)->funcs->get_clock_by_type((smu), (type), (clocks)) : 0)
695 #define smu_get_max_high_clocks(smu, clocks) \
696 ((smu)->funcs->get_max_high_clocks ? (smu)->funcs->get_max_high_clocks((smu), (clocks)) : 0)
697 #define smu_get_clock_by_type_with_latency(smu, clk_type, clocks) \
698 ((smu)->ppt_funcs->get_clock_by_type_with_latency ? (smu)->ppt_funcs->get_clock_by_type_with_latency((smu), (clk_type), (clocks)) : 0)
699 #define smu_get_clock_by_type_with_voltage(smu, type, clocks) \
700 ((smu)->ppt_funcs->get_clock_by_type_with_voltage ? (smu)->ppt_funcs->get_clock_by_type_with_voltage((smu), (type), (clocks)) : 0)
701 #define smu_display_clock_voltage_request(smu, clock_req) \
702 ((smu)->funcs->display_clock_voltage_request ? (smu)->funcs->display_clock_voltage_request((smu), (clock_req)) : 0)
703 #define smu_display_disable_memory_clock_switch(smu, disable_memory_clock_switch) \
704 ((smu)->ppt_funcs->display_disable_memory_clock_switch ? (smu)->ppt_funcs->display_disable_memory_clock_switch((smu), (disable_memory_clock_switch)) : -EINVAL)
705 #define smu_get_dal_power_level(smu, clocks) \
706 ((smu)->funcs->get_dal_power_level ? (smu)->funcs->get_dal_power_level((smu), (clocks)) : 0)
707 #define smu_get_perf_level(smu, designation, level) \
708 ((smu)->funcs->get_perf_level ? (smu)->funcs->get_perf_level((smu), (designation), (level)) : 0)
709 #define smu_get_current_shallow_sleep_clocks(smu, clocks) \
710 ((smu)->funcs->get_current_shallow_sleep_clocks ? (smu)->funcs->get_current_shallow_sleep_clocks((smu), (clocks)) : 0)
711 #define smu_notify_smu_enable_pwe(smu) \
712 ((smu)->funcs->notify_smu_enable_pwe ? (smu)->funcs->notify_smu_enable_pwe((smu)) : 0)
713 #define smu_set_watermarks_for_clock_ranges(smu, clock_ranges) \
714 ((smu)->funcs->set_watermarks_for_clock_ranges ? (smu)->funcs->set_watermarks_for_clock_ranges((smu), (clock_ranges)) : 0)
715 #define smu_dpm_set_uvd_enable(smu, enable) \
716 ((smu)->ppt_funcs->dpm_set_uvd_enable ? (smu)->ppt_funcs->dpm_set_uvd_enable((smu), (enable)) : 0)
717 #define smu_dpm_set_vce_enable(smu, enable) \
718 ((smu)->ppt_funcs->dpm_set_vce_enable ? (smu)->ppt_funcs->dpm_set_vce_enable((smu), (enable)) : 0)
719 #define smu_set_xgmi_pstate(smu, pstate) \
720 ((smu)->funcs->set_xgmi_pstate ? (smu)->funcs->set_xgmi_pstate((smu), (pstate)) : 0)
721 #define smu_set_watermarks_table(smu, tab, clock_ranges) \
722 ((smu)->ppt_funcs->set_watermarks_table ? (smu)->ppt_funcs->set_watermarks_table((smu), (tab), (clock_ranges)) : 0)
723 #define smu_get_current_clk_freq_by_table(smu, clk_type, value) \
724 ((smu)->ppt_funcs->get_current_clk_freq_by_table ? (smu)->ppt_funcs->get_current_clk_freq_by_table((smu), (clk_type), (value)) : 0)
725 #define smu_thermal_temperature_range_update(smu, range, rw) \
726 ((smu)->ppt_funcs->thermal_temperature_range_update? (smu)->ppt_funcs->thermal_temperature_range_update((smu), (range), (rw)) : 0)
727 #define smu_get_thermal_temperature_range(smu, range) \
728 ((smu)->ppt_funcs->get_thermal_temperature_range? (smu)->ppt_funcs->get_thermal_temperature_range((smu), (range)) : 0)
729 #define smu_register_irq_handler(smu) \
730 ((smu)->funcs->register_irq_handler ? (smu)->funcs->register_irq_handler(smu) : 0)
731 #define smu_set_azalia_d3_pme(smu) \
732 ((smu)->funcs->set_azalia_d3_pme ? (smu)->funcs->set_azalia_d3_pme((smu)) : 0)
733 #define smu_get_uclk_dpm_states(smu, clocks_in_khz, num_states) \
734 ((smu)->ppt_funcs->get_uclk_dpm_states ? (smu)->ppt_funcs->get_uclk_dpm_states((smu), (clocks_in_khz), (num_states)) : 0)
735 #define smu_get_max_sustainable_clocks_by_dc(smu, max_clocks) \
736 ((smu)->funcs->get_max_sustainable_clocks_by_dc ? (smu)->funcs->get_max_sustainable_clocks_by_dc((smu), (max_clocks)) : 0)
737 #define smu_get_uclk_dpm_states(smu, clocks_in_khz, num_states) \
738 ((smu)->ppt_funcs->get_uclk_dpm_states ? (smu)->ppt_funcs->get_uclk_dpm_states((smu), (clocks_in_khz), (num_states)) : 0)
739 #define smu_baco_is_support(smu) \
740 ((smu)->funcs->baco_is_support? (smu)->funcs->baco_is_support((smu)) : false)
741 #define smu_baco_get_state(smu, state) \
742 ((smu)->funcs->baco_get_state? (smu)->funcs->baco_get_state((smu), (state)) : 0)
743 #define smu_baco_reset(smu) \
744 ((smu)->funcs->baco_reset? (smu)->funcs->baco_reset((smu)) : 0)
745 #define smu_asic_set_performance_level(smu, level) \
746 ((smu)->ppt_funcs->set_performance_level? (smu)->ppt_funcs->set_performance_level((smu), (level)) : -EINVAL);
747 #define smu_dump_pptable(smu) \
748 ((smu)->ppt_funcs->dump_pptable ? (smu)->ppt_funcs->dump_pptable((smu)) : 0)
750 extern int smu_get_atom_data_table(struct smu_context *smu, uint32_t table,
751 uint16_t *size, uint8_t *frev, uint8_t *crev,
754 extern const struct amd_ip_funcs smu_ip_funcs;
756 extern const struct amdgpu_ip_block_version smu_v11_0_ip_block;
757 extern int smu_feature_init_dpm(struct smu_context *smu);
759 extern int smu_feature_is_enabled(struct smu_context *smu,
760 enum smu_feature_mask mask);
761 extern int smu_feature_set_enabled(struct smu_context *smu,
762 enum smu_feature_mask mask, bool enable);
763 extern int smu_feature_is_supported(struct smu_context *smu,
764 enum smu_feature_mask mask);
765 extern int smu_feature_set_supported(struct smu_context *smu,
766 enum smu_feature_mask mask, bool enable);
768 int smu_update_table(struct smu_context *smu, enum smu_table_id table_index, int argument,
769 void *table_data, bool drv2smu);
771 bool is_support_sw_smu(struct amdgpu_device *adev);
772 bool is_support_sw_smu_xgmi(struct amdgpu_device *adev);
773 int smu_reset(struct smu_context *smu);
774 int smu_common_read_sensor(struct smu_context *smu, enum amd_pp_sensors sensor,
775 void *data, uint32_t *size);
776 int smu_sys_get_pp_table(struct smu_context *smu, void **table);
777 int smu_sys_set_pp_table(struct smu_context *smu, void *buf, size_t size);
778 int smu_get_power_num_states(struct smu_context *smu, struct pp_states_info *state_info);
779 enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu);
781 /* smu to display interface */
782 extern int smu_display_configuration_change(struct smu_context *smu, const
783 struct amd_pp_display_configuration
785 extern int smu_get_current_clocks(struct smu_context *smu,
786 struct amd_pp_clock_info *clocks);
787 extern int smu_dpm_set_power_gate(struct smu_context *smu,uint32_t block_type, bool gate);
788 extern int smu_handle_task(struct smu_context *smu,
789 enum amd_dpm_forced_level level,
790 enum amd_pp_task task_id);
791 int smu_switch_power_profile(struct smu_context *smu,
792 enum PP_SMC_POWER_PROFILE type,
794 int smu_get_smc_version(struct smu_context *smu, uint32_t *if_version, uint32_t *smu_version);
795 int smu_get_dpm_freq_by_index(struct smu_context *smu, enum smu_clk_type clk_type,
796 uint16_t level, uint32_t *value);
797 int smu_get_dpm_level_count(struct smu_context *smu, enum smu_clk_type clk_type,
799 int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
800 uint32_t *min, uint32_t *max);
801 int smu_set_soft_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
802 uint32_t min, uint32_t max);
803 int smu_set_hard_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
804 uint32_t min, uint32_t max);
805 enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu);
806 int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level);
807 int smu_set_display_count(struct smu_context *smu, uint32_t count);
808 bool smu_clk_dpm_is_enabled(struct smu_context *smu, enum smu_clk_type clk_type);
809 int smu_feature_update_enable_state(struct smu_context *smu, uint64_t feature_mask, bool enabled);
810 const char *smu_get_message_name(struct smu_context *smu, enum smu_message_type type);
811 const char *smu_get_feature_name(struct smu_context *smu, enum smu_feature_mask feature);
812 size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf);
813 int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask);