2 * Copyright 2019 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <linux/firmware.h>
26 #include <linux/pci.h>
28 #include "amdgpu_smu.h"
29 #include "smu_internal.h"
30 #include "atomfirmware.h"
31 #include "amdgpu_atomfirmware.h"
32 #include "smu_v11_0.h"
33 #include "smu11_driver_if_navi10.h"
34 #include "soc15_common.h"
36 #include "navi10_ppt.h"
37 #include "smu_v11_0_pptable.h"
38 #include "smu_v11_0_ppsmc.h"
39 #include "nbio/nbio_7_4_sh_mask.h"
41 #include "asic_reg/mp/mp_11_0_sh_mask.h"
43 #define FEATURE_MASK(feature) (1ULL << feature)
44 #define SMC_DPM_FEATURE ( \
45 FEATURE_MASK(FEATURE_DPM_PREFETCHER_BIT) | \
46 FEATURE_MASK(FEATURE_DPM_GFXCLK_BIT) | \
47 FEATURE_MASK(FEATURE_DPM_GFX_PACE_BIT) | \
48 FEATURE_MASK(FEATURE_DPM_UCLK_BIT) | \
49 FEATURE_MASK(FEATURE_DPM_SOCCLK_BIT) | \
50 FEATURE_MASK(FEATURE_DPM_MP0CLK_BIT) | \
51 FEATURE_MASK(FEATURE_DPM_LINK_BIT) | \
52 FEATURE_MASK(FEATURE_DPM_DCEFCLK_BIT))
54 #define MSG_MAP(msg, index) \
55 [SMU_MSG_##msg] = {1, (index)}
57 static struct smu_11_0_cmn2aisc_mapping navi10_message_map[SMU_MSG_MAX_COUNT] = {
58 MSG_MAP(TestMessage, PPSMC_MSG_TestMessage),
59 MSG_MAP(GetSmuVersion, PPSMC_MSG_GetSmuVersion),
60 MSG_MAP(GetDriverIfVersion, PPSMC_MSG_GetDriverIfVersion),
61 MSG_MAP(SetAllowedFeaturesMaskLow, PPSMC_MSG_SetAllowedFeaturesMaskLow),
62 MSG_MAP(SetAllowedFeaturesMaskHigh, PPSMC_MSG_SetAllowedFeaturesMaskHigh),
63 MSG_MAP(EnableAllSmuFeatures, PPSMC_MSG_EnableAllSmuFeatures),
64 MSG_MAP(DisableAllSmuFeatures, PPSMC_MSG_DisableAllSmuFeatures),
65 MSG_MAP(EnableSmuFeaturesLow, PPSMC_MSG_EnableSmuFeaturesLow),
66 MSG_MAP(EnableSmuFeaturesHigh, PPSMC_MSG_EnableSmuFeaturesHigh),
67 MSG_MAP(DisableSmuFeaturesLow, PPSMC_MSG_DisableSmuFeaturesLow),
68 MSG_MAP(DisableSmuFeaturesHigh, PPSMC_MSG_DisableSmuFeaturesHigh),
69 MSG_MAP(GetEnabledSmuFeaturesLow, PPSMC_MSG_GetEnabledSmuFeaturesLow),
70 MSG_MAP(GetEnabledSmuFeaturesHigh, PPSMC_MSG_GetEnabledSmuFeaturesHigh),
71 MSG_MAP(SetWorkloadMask, PPSMC_MSG_SetWorkloadMask),
72 MSG_MAP(SetPptLimit, PPSMC_MSG_SetPptLimit),
73 MSG_MAP(SetDriverDramAddrHigh, PPSMC_MSG_SetDriverDramAddrHigh),
74 MSG_MAP(SetDriverDramAddrLow, PPSMC_MSG_SetDriverDramAddrLow),
75 MSG_MAP(SetToolsDramAddrHigh, PPSMC_MSG_SetToolsDramAddrHigh),
76 MSG_MAP(SetToolsDramAddrLow, PPSMC_MSG_SetToolsDramAddrLow),
77 MSG_MAP(TransferTableSmu2Dram, PPSMC_MSG_TransferTableSmu2Dram),
78 MSG_MAP(TransferTableDram2Smu, PPSMC_MSG_TransferTableDram2Smu),
79 MSG_MAP(UseDefaultPPTable, PPSMC_MSG_UseDefaultPPTable),
80 MSG_MAP(UseBackupPPTable, PPSMC_MSG_UseBackupPPTable),
81 MSG_MAP(RunBtc, PPSMC_MSG_RunBtc),
82 MSG_MAP(EnterBaco, PPSMC_MSG_EnterBaco),
83 MSG_MAP(SetSoftMinByFreq, PPSMC_MSG_SetSoftMinByFreq),
84 MSG_MAP(SetSoftMaxByFreq, PPSMC_MSG_SetSoftMaxByFreq),
85 MSG_MAP(SetHardMinByFreq, PPSMC_MSG_SetHardMinByFreq),
86 MSG_MAP(SetHardMaxByFreq, PPSMC_MSG_SetHardMaxByFreq),
87 MSG_MAP(GetMinDpmFreq, PPSMC_MSG_GetMinDpmFreq),
88 MSG_MAP(GetMaxDpmFreq, PPSMC_MSG_GetMaxDpmFreq),
89 MSG_MAP(GetDpmFreqByIndex, PPSMC_MSG_GetDpmFreqByIndex),
90 MSG_MAP(SetMemoryChannelConfig, PPSMC_MSG_SetMemoryChannelConfig),
91 MSG_MAP(SetGeminiMode, PPSMC_MSG_SetGeminiMode),
92 MSG_MAP(SetGeminiApertureHigh, PPSMC_MSG_SetGeminiApertureHigh),
93 MSG_MAP(SetGeminiApertureLow, PPSMC_MSG_SetGeminiApertureLow),
94 MSG_MAP(OverridePcieParameters, PPSMC_MSG_OverridePcieParameters),
95 MSG_MAP(SetMinDeepSleepDcefclk, PPSMC_MSG_SetMinDeepSleepDcefclk),
96 MSG_MAP(ReenableAcDcInterrupt, PPSMC_MSG_ReenableAcDcInterrupt),
97 MSG_MAP(NotifyPowerSource, PPSMC_MSG_NotifyPowerSource),
98 MSG_MAP(SetUclkFastSwitch, PPSMC_MSG_SetUclkFastSwitch),
99 MSG_MAP(SetVideoFps, PPSMC_MSG_SetVideoFps),
100 MSG_MAP(PrepareMp1ForUnload, PPSMC_MSG_PrepareMp1ForUnload),
101 MSG_MAP(DramLogSetDramAddrHigh, PPSMC_MSG_DramLogSetDramAddrHigh),
102 MSG_MAP(DramLogSetDramAddrLow, PPSMC_MSG_DramLogSetDramAddrLow),
103 MSG_MAP(DramLogSetDramSize, PPSMC_MSG_DramLogSetDramSize),
104 MSG_MAP(ConfigureGfxDidt, PPSMC_MSG_ConfigureGfxDidt),
105 MSG_MAP(NumOfDisplays, PPSMC_MSG_NumOfDisplays),
106 MSG_MAP(SetSystemVirtualDramAddrHigh, PPSMC_MSG_SetSystemVirtualDramAddrHigh),
107 MSG_MAP(SetSystemVirtualDramAddrLow, PPSMC_MSG_SetSystemVirtualDramAddrLow),
108 MSG_MAP(AllowGfxOff, PPSMC_MSG_AllowGfxOff),
109 MSG_MAP(DisallowGfxOff, PPSMC_MSG_DisallowGfxOff),
110 MSG_MAP(GetPptLimit, PPSMC_MSG_GetPptLimit),
111 MSG_MAP(GetDcModeMaxDpmFreq, PPSMC_MSG_GetDcModeMaxDpmFreq),
112 MSG_MAP(GetDebugData, PPSMC_MSG_GetDebugData),
113 MSG_MAP(ExitBaco, PPSMC_MSG_ExitBaco),
114 MSG_MAP(PrepareMp1ForReset, PPSMC_MSG_PrepareMp1ForReset),
115 MSG_MAP(PrepareMp1ForShutdown, PPSMC_MSG_PrepareMp1ForShutdown),
116 MSG_MAP(PowerUpVcn, PPSMC_MSG_PowerUpVcn),
117 MSG_MAP(PowerDownVcn, PPSMC_MSG_PowerDownVcn),
118 MSG_MAP(PowerUpJpeg, PPSMC_MSG_PowerUpJpeg),
119 MSG_MAP(PowerDownJpeg, PPSMC_MSG_PowerDownJpeg),
120 MSG_MAP(BacoAudioD3PME, PPSMC_MSG_BacoAudioD3PME),
121 MSG_MAP(ArmD3, PPSMC_MSG_ArmD3),
124 static struct smu_11_0_cmn2aisc_mapping navi10_clk_map[SMU_CLK_COUNT] = {
125 CLK_MAP(GFXCLK, PPCLK_GFXCLK),
126 CLK_MAP(SCLK, PPCLK_GFXCLK),
127 CLK_MAP(SOCCLK, PPCLK_SOCCLK),
128 CLK_MAP(FCLK, PPCLK_SOCCLK),
129 CLK_MAP(UCLK, PPCLK_UCLK),
130 CLK_MAP(MCLK, PPCLK_UCLK),
131 CLK_MAP(DCLK, PPCLK_DCLK),
132 CLK_MAP(VCLK, PPCLK_VCLK),
133 CLK_MAP(DCEFCLK, PPCLK_DCEFCLK),
134 CLK_MAP(DISPCLK, PPCLK_DISPCLK),
135 CLK_MAP(PIXCLK, PPCLK_PIXCLK),
136 CLK_MAP(PHYCLK, PPCLK_PHYCLK),
139 static struct smu_11_0_cmn2aisc_mapping navi10_feature_mask_map[SMU_FEATURE_COUNT] = {
140 FEA_MAP(DPM_PREFETCHER),
142 FEA_MAP(DPM_GFX_PACE),
147 FEA_MAP(DPM_DCEFCLK),
148 FEA_MAP(MEM_VDDCI_SCALING),
149 FEA_MAP(MEM_MVDD_SCALING),
162 FEA_MAP(RSMU_SMN_CG),
172 FEA_MAP(FAN_CONTROL),
176 FEA_MAP(LED_DISPLAY),
178 FEA_MAP(OUT_OF_BAND_MONITOR),
179 FEA_MAP(TEMP_DEPENDENT_VMIN),
185 static struct smu_11_0_cmn2aisc_mapping navi10_table_map[SMU_TABLE_COUNT] = {
189 TAB_MAP(AVFS_PSM_DEBUG),
190 TAB_MAP(AVFS_FUSE_OVERRIDE),
191 TAB_MAP(PMSTATUSLOG),
192 TAB_MAP(SMU_METRICS),
193 TAB_MAP(DRIVER_SMU_CONFIG),
194 TAB_MAP(ACTIVITY_MONITOR_COEFF),
196 TAB_MAP(I2C_COMMANDS),
200 static struct smu_11_0_cmn2aisc_mapping navi10_pwr_src_map[SMU_POWER_SOURCE_COUNT] = {
205 static struct smu_11_0_cmn2aisc_mapping navi10_workload_map[PP_SMC_POWER_PROFILE_COUNT] = {
206 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT, WORKLOAD_PPLIB_DEFAULT_BIT),
207 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_FULLSCREEN3D, WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT),
208 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_POWERSAVING, WORKLOAD_PPLIB_POWER_SAVING_BIT),
209 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VIDEO, WORKLOAD_PPLIB_VIDEO_BIT),
210 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VR, WORKLOAD_PPLIB_VR_BIT),
211 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_COMPUTE, WORKLOAD_PPLIB_COMPUTE_BIT),
212 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_CUSTOM, WORKLOAD_PPLIB_CUSTOM_BIT),
215 static int navi10_get_smu_msg_index(struct smu_context *smc, uint32_t index)
217 struct smu_11_0_cmn2aisc_mapping mapping;
219 if (index >= SMU_MSG_MAX_COUNT)
222 mapping = navi10_message_map[index];
223 if (!(mapping.valid_mapping)) {
227 return mapping.map_to;
230 static int navi10_get_smu_clk_index(struct smu_context *smc, uint32_t index)
232 struct smu_11_0_cmn2aisc_mapping mapping;
234 if (index >= SMU_CLK_COUNT)
237 mapping = navi10_clk_map[index];
238 if (!(mapping.valid_mapping)) {
242 return mapping.map_to;
245 static int navi10_get_smu_feature_index(struct smu_context *smc, uint32_t index)
247 struct smu_11_0_cmn2aisc_mapping mapping;
249 if (index >= SMU_FEATURE_COUNT)
252 mapping = navi10_feature_mask_map[index];
253 if (!(mapping.valid_mapping)) {
257 return mapping.map_to;
260 static int navi10_get_smu_table_index(struct smu_context *smc, uint32_t index)
262 struct smu_11_0_cmn2aisc_mapping mapping;
264 if (index >= SMU_TABLE_COUNT)
267 mapping = navi10_table_map[index];
268 if (!(mapping.valid_mapping)) {
272 return mapping.map_to;
275 static int navi10_get_pwr_src_index(struct smu_context *smc, uint32_t index)
277 struct smu_11_0_cmn2aisc_mapping mapping;
279 if (index >= SMU_POWER_SOURCE_COUNT)
282 mapping = navi10_pwr_src_map[index];
283 if (!(mapping.valid_mapping)) {
287 return mapping.map_to;
291 static int navi10_get_workload_type(struct smu_context *smu, enum PP_SMC_POWER_PROFILE profile)
293 struct smu_11_0_cmn2aisc_mapping mapping;
295 if (profile > PP_SMC_POWER_PROFILE_CUSTOM)
298 mapping = navi10_workload_map[profile];
299 if (!(mapping.valid_mapping)) {
303 return mapping.map_to;
306 static bool is_asic_secure(struct smu_context *smu)
308 struct amdgpu_device *adev = smu->adev;
309 bool is_secure = true;
310 uint32_t mp0_fw_intf;
312 mp0_fw_intf = RREG32_PCIE(MP0_Public |
313 (smnMP0_FW_INTF & 0xffffffff));
315 if (!(mp0_fw_intf & (1 << 19)))
322 navi10_get_allowed_feature_mask(struct smu_context *smu,
323 uint32_t *feature_mask, uint32_t num)
325 struct amdgpu_device *adev = smu->adev;
330 memset(feature_mask, 0, sizeof(uint32_t) * num);
332 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_DPM_PREFETCHER_BIT)
333 | FEATURE_MASK(FEATURE_DPM_MP0CLK_BIT)
334 | FEATURE_MASK(FEATURE_RSMU_SMN_CG_BIT)
335 | FEATURE_MASK(FEATURE_DS_SOCCLK_BIT)
336 | FEATURE_MASK(FEATURE_PPT_BIT)
337 | FEATURE_MASK(FEATURE_TDC_BIT)
338 | FEATURE_MASK(FEATURE_GFX_EDC_BIT)
339 | FEATURE_MASK(FEATURE_APCC_PLUS_BIT)
340 | FEATURE_MASK(FEATURE_VR0HOT_BIT)
341 | FEATURE_MASK(FEATURE_FAN_CONTROL_BIT)
342 | FEATURE_MASK(FEATURE_THERMAL_BIT)
343 | FEATURE_MASK(FEATURE_LED_DISPLAY_BIT)
344 | FEATURE_MASK(FEATURE_DS_LCLK_BIT)
345 | FEATURE_MASK(FEATURE_DS_DCEFCLK_BIT)
346 | FEATURE_MASK(FEATURE_FW_DSTATE_BIT)
347 | FEATURE_MASK(FEATURE_BACO_BIT)
348 | FEATURE_MASK(FEATURE_ACDC_BIT)
349 | FEATURE_MASK(FEATURE_GFX_SS_BIT)
350 | FEATURE_MASK(FEATURE_APCC_DFLL_BIT)
351 | FEATURE_MASK(FEATURE_FW_CTF_BIT)
352 | FEATURE_MASK(FEATURE_OUT_OF_BAND_MONITOR_BIT);
354 if (adev->pm.pp_feature & PP_SOCCLK_DPM_MASK)
355 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_DPM_SOCCLK_BIT);
357 if (adev->pm.pp_feature & PP_SCLK_DPM_MASK)
358 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_DPM_GFXCLK_BIT);
360 if (adev->pm.pp_feature & PP_PCIE_DPM_MASK)
361 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_DPM_LINK_BIT);
363 if (adev->pm.pp_feature & PP_DCEFCLK_DPM_MASK)
364 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_DPM_DCEFCLK_BIT);
366 if (adev->pm.pp_feature & PP_MCLK_DPM_MASK)
367 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_DPM_UCLK_BIT)
368 | FEATURE_MASK(FEATURE_MEM_VDDCI_SCALING_BIT)
369 | FEATURE_MASK(FEATURE_MEM_MVDD_SCALING_BIT);
371 if (adev->pm.pp_feature & PP_ULV_MASK)
372 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_GFX_ULV_BIT);
374 if (adev->pm.pp_feature & PP_SCLK_DEEP_SLEEP_MASK)
375 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_DS_GFXCLK_BIT);
377 if (adev->pm.pp_feature & PP_GFXOFF_MASK)
378 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_GFXOFF_BIT);
380 if (smu->adev->pg_flags & AMD_PG_SUPPORT_MMHUB)
381 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_MMHUB_PG_BIT);
383 if (smu->adev->pg_flags & AMD_PG_SUPPORT_ATHUB)
384 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_ATHUB_PG_BIT);
386 if (smu->adev->pg_flags & AMD_PG_SUPPORT_VCN)
387 *(uint64_t *)feature_mask |= FEATURE_MASK(FEATURE_VCN_PG_BIT)
388 | FEATURE_MASK(FEATURE_JPEG_PG_BIT);
390 /* disable DPM UCLK and DS SOCCLK on navi10 A0 secure board */
391 if (is_asic_secure(smu)) {
392 /* only for navi10 A0 */
393 if ((adev->asic_type == CHIP_NAVI10) &&
394 (adev->rev_id == 0)) {
395 *(uint64_t *)feature_mask &=
396 ~(FEATURE_MASK(FEATURE_DPM_UCLK_BIT)
397 | FEATURE_MASK(FEATURE_MEM_VDDCI_SCALING_BIT)
398 | FEATURE_MASK(FEATURE_MEM_MVDD_SCALING_BIT));
399 *(uint64_t *)feature_mask &=
400 ~FEATURE_MASK(FEATURE_DS_SOCCLK_BIT);
407 static int navi10_check_powerplay_table(struct smu_context *smu)
412 static int navi10_append_powerplay_table(struct smu_context *smu)
414 struct amdgpu_device *adev = smu->adev;
415 struct smu_table_context *table_context = &smu->smu_table;
416 PPTable_t *smc_pptable = table_context->driver_pptable;
417 struct atom_smc_dpm_info_v4_5 *smc_dpm_table;
420 index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
423 ret = smu_get_atom_data_table(smu, index, NULL, NULL, NULL,
424 (uint8_t **)&smc_dpm_table);
428 memcpy(smc_pptable->I2cControllers, smc_dpm_table->I2cControllers,
429 sizeof(I2cControllerConfig_t) * NUM_I2C_CONTROLLERS);
431 /* SVI2 Board Parameters */
432 smc_pptable->MaxVoltageStepGfx = smc_dpm_table->MaxVoltageStepGfx;
433 smc_pptable->MaxVoltageStepSoc = smc_dpm_table->MaxVoltageStepSoc;
434 smc_pptable->VddGfxVrMapping = smc_dpm_table->VddGfxVrMapping;
435 smc_pptable->VddSocVrMapping = smc_dpm_table->VddSocVrMapping;
436 smc_pptable->VddMem0VrMapping = smc_dpm_table->VddMem0VrMapping;
437 smc_pptable->VddMem1VrMapping = smc_dpm_table->VddMem1VrMapping;
438 smc_pptable->GfxUlvPhaseSheddingMask = smc_dpm_table->GfxUlvPhaseSheddingMask;
439 smc_pptable->SocUlvPhaseSheddingMask = smc_dpm_table->SocUlvPhaseSheddingMask;
440 smc_pptable->ExternalSensorPresent = smc_dpm_table->ExternalSensorPresent;
441 smc_pptable->Padding8_V = smc_dpm_table->Padding8_V;
443 /* Telemetry Settings */
444 smc_pptable->GfxMaxCurrent = smc_dpm_table->GfxMaxCurrent;
445 smc_pptable->GfxOffset = smc_dpm_table->GfxOffset;
446 smc_pptable->Padding_TelemetryGfx = smc_dpm_table->Padding_TelemetryGfx;
447 smc_pptable->SocMaxCurrent = smc_dpm_table->SocMaxCurrent;
448 smc_pptable->SocOffset = smc_dpm_table->SocOffset;
449 smc_pptable->Padding_TelemetrySoc = smc_dpm_table->Padding_TelemetrySoc;
450 smc_pptable->Mem0MaxCurrent = smc_dpm_table->Mem0MaxCurrent;
451 smc_pptable->Mem0Offset = smc_dpm_table->Mem0Offset;
452 smc_pptable->Padding_TelemetryMem0 = smc_dpm_table->Padding_TelemetryMem0;
453 smc_pptable->Mem1MaxCurrent = smc_dpm_table->Mem1MaxCurrent;
454 smc_pptable->Mem1Offset = smc_dpm_table->Mem1Offset;
455 smc_pptable->Padding_TelemetryMem1 = smc_dpm_table->Padding_TelemetryMem1;
458 smc_pptable->AcDcGpio = smc_dpm_table->AcDcGpio;
459 smc_pptable->AcDcPolarity = smc_dpm_table->AcDcPolarity;
460 smc_pptable->VR0HotGpio = smc_dpm_table->VR0HotGpio;
461 smc_pptable->VR0HotPolarity = smc_dpm_table->VR0HotPolarity;
462 smc_pptable->VR1HotGpio = smc_dpm_table->VR1HotGpio;
463 smc_pptable->VR1HotPolarity = smc_dpm_table->VR1HotPolarity;
464 smc_pptable->GthrGpio = smc_dpm_table->GthrGpio;
465 smc_pptable->GthrPolarity = smc_dpm_table->GthrPolarity;
467 /* LED Display Settings */
468 smc_pptable->LedPin0 = smc_dpm_table->LedPin0;
469 smc_pptable->LedPin1 = smc_dpm_table->LedPin1;
470 smc_pptable->LedPin2 = smc_dpm_table->LedPin2;
471 smc_pptable->padding8_4 = smc_dpm_table->padding8_4;
473 /* GFXCLK PLL Spread Spectrum */
474 smc_pptable->PllGfxclkSpreadEnabled = smc_dpm_table->PllGfxclkSpreadEnabled;
475 smc_pptable->PllGfxclkSpreadPercent = smc_dpm_table->PllGfxclkSpreadPercent;
476 smc_pptable->PllGfxclkSpreadFreq = smc_dpm_table->PllGfxclkSpreadFreq;
478 /* GFXCLK DFLL Spread Spectrum */
479 smc_pptable->DfllGfxclkSpreadEnabled = smc_dpm_table->DfllGfxclkSpreadEnabled;
480 smc_pptable->DfllGfxclkSpreadPercent = smc_dpm_table->DfllGfxclkSpreadPercent;
481 smc_pptable->DfllGfxclkSpreadFreq = smc_dpm_table->DfllGfxclkSpreadFreq;
483 /* UCLK Spread Spectrum */
484 smc_pptable->UclkSpreadEnabled = smc_dpm_table->UclkSpreadEnabled;
485 smc_pptable->UclkSpreadPercent = smc_dpm_table->UclkSpreadPercent;
486 smc_pptable->UclkSpreadFreq = smc_dpm_table->UclkSpreadFreq;
488 /* SOCCLK Spread Spectrum */
489 smc_pptable->SoclkSpreadEnabled = smc_dpm_table->SoclkSpreadEnabled;
490 smc_pptable->SocclkSpreadPercent = smc_dpm_table->SocclkSpreadPercent;
491 smc_pptable->SocclkSpreadFreq = smc_dpm_table->SocclkSpreadFreq;
493 /* Total board power */
494 smc_pptable->TotalBoardPower = smc_dpm_table->TotalBoardPower;
495 smc_pptable->BoardPadding = smc_dpm_table->BoardPadding;
497 /* Mvdd Svi2 Div Ratio Setting */
498 smc_pptable->MvddRatio = smc_dpm_table->MvddRatio;
500 if (adev->pm.pp_feature & PP_GFXOFF_MASK) {
501 /* TODO: remove it once SMU fw fix it */
502 smc_pptable->DebugOverrides |= DPM_OVERRIDE_DISABLE_DFLL_PLL_SHUTDOWN;
508 static int navi10_store_powerplay_table(struct smu_context *smu)
510 struct smu_11_0_powerplay_table *powerplay_table = NULL;
511 struct smu_table_context *table_context = &smu->smu_table;
512 struct smu_baco_context *smu_baco = &smu->smu_baco;
514 if (!table_context->power_play_table)
517 powerplay_table = table_context->power_play_table;
519 memcpy(table_context->driver_pptable, &powerplay_table->smc_pptable,
522 table_context->thermal_controller_type = powerplay_table->thermal_controller_type;
524 mutex_lock(&smu_baco->mutex);
525 if (powerplay_table->platform_caps & SMU_11_0_PP_PLATFORM_CAP_BACO ||
526 powerplay_table->platform_caps & SMU_11_0_PP_PLATFORM_CAP_MACO)
527 smu_baco->platform_support = true;
528 mutex_unlock(&smu_baco->mutex);
533 static int navi10_tables_init(struct smu_context *smu, struct smu_table *tables)
535 struct smu_table_context *smu_table = &smu->smu_table;
537 SMU_TABLE_INIT(tables, SMU_TABLE_PPTABLE, sizeof(PPTable_t),
538 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
539 SMU_TABLE_INIT(tables, SMU_TABLE_WATERMARKS, sizeof(Watermarks_t),
540 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
541 SMU_TABLE_INIT(tables, SMU_TABLE_SMU_METRICS, sizeof(SmuMetrics_t),
542 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
543 SMU_TABLE_INIT(tables, SMU_TABLE_OVERDRIVE, sizeof(OverDriveTable_t),
544 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
545 SMU_TABLE_INIT(tables, SMU_TABLE_PMSTATUSLOG, SMU11_TOOL_SIZE,
546 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
547 SMU_TABLE_INIT(tables, SMU_TABLE_ACTIVITY_MONITOR_COEFF,
548 sizeof(DpmActivityMonitorCoeffInt_t), PAGE_SIZE,
549 AMDGPU_GEM_DOMAIN_VRAM);
551 smu_table->metrics_table = kzalloc(sizeof(SmuMetrics_t), GFP_KERNEL);
552 if (!smu_table->metrics_table)
554 smu_table->metrics_time = 0;
559 static int navi10_get_metrics_table(struct smu_context *smu,
560 SmuMetrics_t *metrics_table)
562 struct smu_table_context *smu_table= &smu->smu_table;
565 if (!smu_table->metrics_time || time_after(jiffies, smu_table->metrics_time + msecs_to_jiffies(100))) {
566 ret = smu_update_table(smu, SMU_TABLE_SMU_METRICS, 0,
567 (void *)smu_table->metrics_table, false);
569 pr_info("Failed to export SMU metrics table!\n");
572 smu_table->metrics_time = jiffies;
575 memcpy(metrics_table, smu_table->metrics_table, sizeof(SmuMetrics_t));
580 static int navi10_allocate_dpm_context(struct smu_context *smu)
582 struct smu_dpm_context *smu_dpm = &smu->smu_dpm;
584 if (smu_dpm->dpm_context)
587 smu_dpm->dpm_context = kzalloc(sizeof(struct smu_11_0_dpm_context),
589 if (!smu_dpm->dpm_context)
592 smu_dpm->dpm_context_size = sizeof(struct smu_11_0_dpm_context);
597 static int navi10_set_default_dpm_table(struct smu_context *smu)
599 struct smu_dpm_context *smu_dpm = &smu->smu_dpm;
600 struct smu_table_context *table_context = &smu->smu_table;
601 struct smu_11_0_dpm_context *dpm_context = smu_dpm->dpm_context;
602 PPTable_t *driver_ppt = NULL;
605 driver_ppt = table_context->driver_pptable;
607 dpm_context->dpm_tables.soc_table.min = driver_ppt->FreqTableSocclk[0];
608 dpm_context->dpm_tables.soc_table.max = driver_ppt->FreqTableSocclk[NUM_SOCCLK_DPM_LEVELS - 1];
610 dpm_context->dpm_tables.gfx_table.min = driver_ppt->FreqTableGfx[0];
611 dpm_context->dpm_tables.gfx_table.max = driver_ppt->FreqTableGfx[NUM_GFXCLK_DPM_LEVELS - 1];
613 dpm_context->dpm_tables.uclk_table.min = driver_ppt->FreqTableUclk[0];
614 dpm_context->dpm_tables.uclk_table.max = driver_ppt->FreqTableUclk[NUM_UCLK_DPM_LEVELS - 1];
616 dpm_context->dpm_tables.vclk_table.min = driver_ppt->FreqTableVclk[0];
617 dpm_context->dpm_tables.vclk_table.max = driver_ppt->FreqTableVclk[NUM_VCLK_DPM_LEVELS - 1];
619 dpm_context->dpm_tables.dclk_table.min = driver_ppt->FreqTableDclk[0];
620 dpm_context->dpm_tables.dclk_table.max = driver_ppt->FreqTableDclk[NUM_DCLK_DPM_LEVELS - 1];
622 dpm_context->dpm_tables.dcef_table.min = driver_ppt->FreqTableDcefclk[0];
623 dpm_context->dpm_tables.dcef_table.max = driver_ppt->FreqTableDcefclk[NUM_DCEFCLK_DPM_LEVELS - 1];
625 dpm_context->dpm_tables.pixel_table.min = driver_ppt->FreqTablePixclk[0];
626 dpm_context->dpm_tables.pixel_table.max = driver_ppt->FreqTablePixclk[NUM_PIXCLK_DPM_LEVELS - 1];
628 dpm_context->dpm_tables.display_table.min = driver_ppt->FreqTableDispclk[0];
629 dpm_context->dpm_tables.display_table.max = driver_ppt->FreqTableDispclk[NUM_DISPCLK_DPM_LEVELS - 1];
631 dpm_context->dpm_tables.phy_table.min = driver_ppt->FreqTablePhyclk[0];
632 dpm_context->dpm_tables.phy_table.max = driver_ppt->FreqTablePhyclk[NUM_PHYCLK_DPM_LEVELS - 1];
634 for (i = 0; i < MAX_PCIE_CONF; i++) {
635 dpm_context->dpm_tables.pcie_table.pcie_gen[i] = driver_ppt->PcieGenSpeed[i];
636 dpm_context->dpm_tables.pcie_table.pcie_lane[i] = driver_ppt->PcieLaneCount[i];
642 static int navi10_dpm_set_uvd_enable(struct smu_context *smu, bool enable)
644 struct smu_power_context *smu_power = &smu->smu_power;
645 struct smu_power_gate *power_gate = &smu_power->power_gate;
649 /* vcn dpm on is a prerequisite for vcn power gate messages */
650 if (smu_feature_is_enabled(smu, SMU_FEATURE_VCN_PG_BIT)) {
651 ret = smu_send_smc_msg_with_param(smu, SMU_MSG_PowerUpVcn, 1);
655 power_gate->vcn_gated = false;
657 if (smu_feature_is_enabled(smu, SMU_FEATURE_VCN_PG_BIT)) {
658 ret = smu_send_smc_msg(smu, SMU_MSG_PowerDownVcn);
662 power_gate->vcn_gated = true;
668 static int navi10_get_current_clk_freq_by_table(struct smu_context *smu,
669 enum smu_clk_type clk_type,
672 int ret = 0, clk_id = 0;
673 SmuMetrics_t metrics;
675 ret = navi10_get_metrics_table(smu, &metrics);
679 clk_id = smu_clk_get_index(smu, clk_type);
683 *value = metrics.CurrClock[clk_id];
688 static bool navi10_is_support_fine_grained_dpm(struct smu_context *smu, enum smu_clk_type clk_type)
690 PPTable_t *pptable = smu->smu_table.driver_pptable;
691 DpmDescriptor_t *dpm_desc = NULL;
692 uint32_t clk_index = 0;
694 clk_index = smu_clk_get_index(smu, clk_type);
695 dpm_desc = &pptable->DpmDescriptor[clk_index];
697 /* 0 - Fine grained DPM, 1 - Discrete DPM */
698 return dpm_desc->SnapToDiscrete == 0 ? true : false;
701 static inline bool navi10_od_feature_is_supported(struct smu_11_0_overdrive_table *od_table, enum SMU_11_0_ODFEATURE_ID feature)
703 return od_table->cap[feature];
707 static int navi10_print_clk_levels(struct smu_context *smu,
708 enum smu_clk_type clk_type, char *buf)
710 uint16_t *curve_settings;
711 int i, size = 0, ret = 0;
712 uint32_t cur_value = 0, value = 0, count = 0;
713 uint32_t freq_values[3] = {0};
714 uint32_t mark_index = 0;
715 struct smu_table_context *table_context = &smu->smu_table;
716 uint32_t gen_speed, lane_width;
717 struct smu_dpm_context *smu_dpm = &smu->smu_dpm;
718 struct smu_11_0_dpm_context *dpm_context = smu_dpm->dpm_context;
719 struct amdgpu_device *adev = smu->adev;
720 PPTable_t *pptable = (PPTable_t *)table_context->driver_pptable;
721 OverDriveTable_t *od_table =
722 (OverDriveTable_t *)table_context->overdrive_table;
723 struct smu_11_0_overdrive_table *od_settings = smu->od_settings;
733 ret = smu_get_current_clk_freq(smu, clk_type, &cur_value);
738 cur_value = cur_value / 100;
740 ret = smu_get_dpm_level_count(smu, clk_type, &count);
744 if (!navi10_is_support_fine_grained_dpm(smu, clk_type)) {
745 for (i = 0; i < count; i++) {
746 ret = smu_get_dpm_freq_by_index(smu, clk_type, i, &value);
750 size += sprintf(buf + size, "%d: %uMhz %s\n", i, value,
751 cur_value == value ? "*" : "");
754 ret = smu_get_dpm_freq_by_index(smu, clk_type, 0, &freq_values[0]);
757 ret = smu_get_dpm_freq_by_index(smu, clk_type, count - 1, &freq_values[2]);
761 freq_values[1] = cur_value;
762 mark_index = cur_value == freq_values[0] ? 0 :
763 cur_value == freq_values[2] ? 2 : 1;
765 freq_values[1] = (freq_values[0] + freq_values[2]) / 2;
767 for (i = 0; i < 3; i++) {
768 size += sprintf(buf + size, "%d: %uMhz %s\n", i, freq_values[i],
769 i == mark_index ? "*" : "");
775 gen_speed = (RREG32_PCIE(smnPCIE_LC_SPEED_CNTL) &
776 PSWUSP0_PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK)
777 >> PSWUSP0_PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
778 lane_width = (RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL) &
779 PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK)
780 >> PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
781 for (i = 0; i < NUM_LINK_LEVELS; i++)
782 size += sprintf(buf + size, "%d: %s %s %dMhz %s\n", i,
783 (dpm_context->dpm_tables.pcie_table.pcie_gen[i] == 0) ? "2.5GT/s," :
784 (dpm_context->dpm_tables.pcie_table.pcie_gen[i] == 1) ? "5.0GT/s," :
785 (dpm_context->dpm_tables.pcie_table.pcie_gen[i] == 2) ? "8.0GT/s," :
786 (dpm_context->dpm_tables.pcie_table.pcie_gen[i] == 3) ? "16.0GT/s," : "",
787 (dpm_context->dpm_tables.pcie_table.pcie_lane[i] == 1) ? "x1" :
788 (dpm_context->dpm_tables.pcie_table.pcie_lane[i] == 2) ? "x2" :
789 (dpm_context->dpm_tables.pcie_table.pcie_lane[i] == 3) ? "x4" :
790 (dpm_context->dpm_tables.pcie_table.pcie_lane[i] == 4) ? "x8" :
791 (dpm_context->dpm_tables.pcie_table.pcie_lane[i] == 5) ? "x12" :
792 (dpm_context->dpm_tables.pcie_table.pcie_lane[i] == 6) ? "x16" : "",
793 pptable->LclkFreq[i],
794 (gen_speed == dpm_context->dpm_tables.pcie_table.pcie_gen[i]) &&
795 (lane_width == dpm_context->dpm_tables.pcie_table.pcie_lane[i]) ?
799 if (!smu->od_enabled || !od_table || !od_settings)
801 if (!navi10_od_feature_is_supported(od_settings, SMU_11_0_ODFEATURE_GFXCLK_LIMITS))
803 size += sprintf(buf + size, "OD_SCLK:\n");
804 size += sprintf(buf + size, "0: %uMhz\n1: %uMhz\n", od_table->GfxclkFmin, od_table->GfxclkFmax);
807 if (!smu->od_enabled || !od_table || !od_settings)
809 if (!navi10_od_feature_is_supported(od_settings, SMU_11_0_ODFEATURE_UCLK_MAX))
811 size += sprintf(buf + size, "OD_MCLK:\n");
812 size += sprintf(buf + size, "0: %uMHz\n", od_table->UclkFmax);
814 case SMU_OD_VDDC_CURVE:
815 if (!smu->od_enabled || !od_table || !od_settings)
817 if (!navi10_od_feature_is_supported(od_settings, SMU_11_0_ODFEATURE_GFXCLK_CURVE))
819 size += sprintf(buf + size, "OD_VDDC_CURVE:\n");
820 for (i = 0; i < 3; i++) {
823 curve_settings = &od_table->GfxclkFreq1;
826 curve_settings = &od_table->GfxclkFreq2;
829 curve_settings = &od_table->GfxclkFreq3;
834 size += sprintf(buf + size, "%d: %uMHz @ %umV\n", i, curve_settings[0], curve_settings[1] / NAVI10_VOLTAGE_SCALE);
844 static int navi10_force_clk_levels(struct smu_context *smu,
845 enum smu_clk_type clk_type, uint32_t mask)
848 int ret = 0, size = 0;
849 uint32_t soft_min_level = 0, soft_max_level = 0, min_freq = 0, max_freq = 0;
851 soft_min_level = mask ? (ffs(mask) - 1) : 0;
852 soft_max_level = mask ? (fls(mask) - 1) : 0;
862 /* There is only 2 levels for fine grained DPM */
863 if (navi10_is_support_fine_grained_dpm(smu, clk_type)) {
864 soft_max_level = (soft_max_level >= 1 ? 1 : 0);
865 soft_min_level = (soft_min_level >= 1 ? 1 : 0);
868 ret = smu_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
872 ret = smu_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
876 ret = smu_set_soft_freq_range(smu, clk_type, min_freq, max_freq);
887 static int navi10_populate_umd_state_clk(struct smu_context *smu)
890 uint32_t min_sclk_freq = 0, min_mclk_freq = 0;
892 ret = smu_get_dpm_freq_range(smu, SMU_SCLK, &min_sclk_freq, NULL, false);
896 smu->pstate_sclk = min_sclk_freq * 100;
898 ret = smu_get_dpm_freq_range(smu, SMU_MCLK, &min_mclk_freq, NULL, false);
902 smu->pstate_mclk = min_mclk_freq * 100;
907 static int navi10_get_clock_by_type_with_latency(struct smu_context *smu,
908 enum smu_clk_type clk_type,
909 struct pp_clock_levels_with_latency *clocks)
912 uint32_t level_count = 0, freq = 0;
918 ret = smu_get_dpm_level_count(smu, clk_type, &level_count);
922 level_count = min(level_count, (uint32_t)MAX_NUM_CLOCKS);
923 clocks->num_levels = level_count;
925 for (i = 0; i < level_count; i++) {
926 ret = smu_get_dpm_freq_by_index(smu, clk_type, i, &freq);
930 clocks->data[i].clocks_in_khz = freq * 1000;
931 clocks->data[i].latency_in_us = 0;
941 static int navi10_pre_display_config_changed(struct smu_context *smu)
944 uint32_t max_freq = 0;
946 ret = smu_send_smc_msg_with_param(smu, SMU_MSG_NumOfDisplays, 0);
950 if (smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UCLK_BIT)) {
951 ret = smu_get_dpm_freq_range(smu, SMU_UCLK, NULL, &max_freq, false);
954 ret = smu_set_hard_freq_range(smu, SMU_UCLK, 0, max_freq);
962 static int navi10_display_config_changed(struct smu_context *smu)
966 if ((smu->watermarks_bitmap & WATERMARKS_EXIST) &&
967 !(smu->watermarks_bitmap & WATERMARKS_LOADED)) {
968 ret = smu_write_watermarks_table(smu);
972 smu->watermarks_bitmap |= WATERMARKS_LOADED;
975 if ((smu->watermarks_bitmap & WATERMARKS_EXIST) &&
976 smu_feature_is_supported(smu, SMU_FEATURE_DPM_DCEFCLK_BIT) &&
977 smu_feature_is_supported(smu, SMU_FEATURE_DPM_SOCCLK_BIT)) {
978 ret = smu_send_smc_msg_with_param(smu, SMU_MSG_NumOfDisplays,
979 smu->display_config->num_display);
987 static int navi10_force_dpm_limit_value(struct smu_context *smu, bool highest)
990 uint32_t min_freq, max_freq, force_freq;
991 enum smu_clk_type clk_type;
993 enum smu_clk_type clks[] = {
999 for (i = 0; i < ARRAY_SIZE(clks); i++) {
1001 ret = smu_get_dpm_freq_range(smu, clk_type, &min_freq, &max_freq, false);
1005 force_freq = highest ? max_freq : min_freq;
1006 ret = smu_set_soft_freq_range(smu, clk_type, force_freq, force_freq);
1014 static int navi10_unforce_dpm_levels(struct smu_context *smu)
1017 uint32_t min_freq, max_freq;
1018 enum smu_clk_type clk_type;
1020 enum smu_clk_type clks[] = {
1026 for (i = 0; i < ARRAY_SIZE(clks); i++) {
1028 ret = smu_get_dpm_freq_range(smu, clk_type, &min_freq, &max_freq, false);
1032 ret = smu_set_soft_freq_range(smu, clk_type, min_freq, max_freq);
1040 static int navi10_get_gpu_power(struct smu_context *smu, uint32_t *value)
1043 SmuMetrics_t metrics;
1048 ret = navi10_get_metrics_table(smu, &metrics);
1052 *value = metrics.AverageSocketPower << 8;
1057 static int navi10_get_current_activity_percent(struct smu_context *smu,
1058 enum amd_pp_sensors sensor,
1062 SmuMetrics_t metrics;
1067 ret = navi10_get_metrics_table(smu, &metrics);
1072 case AMDGPU_PP_SENSOR_GPU_LOAD:
1073 *value = metrics.AverageGfxActivity;
1075 case AMDGPU_PP_SENSOR_MEM_LOAD:
1076 *value = metrics.AverageUclkActivity;
1079 pr_err("Invalid sensor for retrieving clock activity\n");
1086 static bool navi10_is_dpm_running(struct smu_context *smu)
1089 uint32_t feature_mask[2];
1090 unsigned long feature_enabled;
1091 ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
1092 feature_enabled = (unsigned long)((uint64_t)feature_mask[0] |
1093 ((uint64_t)feature_mask[1] << 32));
1094 return !!(feature_enabled & SMC_DPM_FEATURE);
1097 static int navi10_get_fan_speed_rpm(struct smu_context *smu,
1100 SmuMetrics_t metrics;
1106 ret = navi10_get_metrics_table(smu, &metrics);
1110 *speed = metrics.CurrFanSpeed;
1115 static int navi10_get_fan_speed_percent(struct smu_context *smu,
1119 uint32_t percent = 0;
1120 uint32_t current_rpm;
1121 PPTable_t *pptable = smu->smu_table.driver_pptable;
1123 ret = navi10_get_fan_speed_rpm(smu, ¤t_rpm);
1127 percent = current_rpm * 100 / pptable->FanMaximumRpm;
1128 *speed = percent > 100 ? 100 : percent;
1133 static int navi10_get_power_profile_mode(struct smu_context *smu, char *buf)
1135 DpmActivityMonitorCoeffInt_t activity_monitor;
1136 uint32_t i, size = 0;
1137 int16_t workload_type = 0;
1138 static const char *profile_name[] = {
1146 static const char *title[] = {
1147 "PROFILE_INDEX(NAME)",
1151 "MinActiveFreqType",
1156 "PD_Data_error_coeff",
1157 "PD_Data_error_rate_coeff"};
1163 size += sprintf(buf + size, "%16s %s %s %s %s %s %s %s %s %s %s\n",
1164 title[0], title[1], title[2], title[3], title[4], title[5],
1165 title[6], title[7], title[8], title[9], title[10]);
1167 for (i = 0; i <= PP_SMC_POWER_PROFILE_CUSTOM; i++) {
1168 /* conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT */
1169 workload_type = smu_workload_get_type(smu, i);
1170 if (workload_type < 0)
1173 result = smu_update_table(smu,
1174 SMU_TABLE_ACTIVITY_MONITOR_COEFF, workload_type,
1175 (void *)(&activity_monitor), false);
1177 pr_err("[%s] Failed to get activity monitor!", __func__);
1181 size += sprintf(buf + size, "%2d %14s%s:\n",
1182 i, profile_name[i], (i == smu->power_profile_mode) ? "*" : " ");
1184 size += sprintf(buf + size, "%19s %d(%13s) %7d %7d %7d %7d %7d %7d %7d %7d %7d\n",
1188 activity_monitor.Gfx_FPS,
1189 activity_monitor.Gfx_MinFreqStep,
1190 activity_monitor.Gfx_MinActiveFreqType,
1191 activity_monitor.Gfx_MinActiveFreq,
1192 activity_monitor.Gfx_BoosterFreqType,
1193 activity_monitor.Gfx_BoosterFreq,
1194 activity_monitor.Gfx_PD_Data_limit_c,
1195 activity_monitor.Gfx_PD_Data_error_coeff,
1196 activity_monitor.Gfx_PD_Data_error_rate_coeff);
1198 size += sprintf(buf + size, "%19s %d(%13s) %7d %7d %7d %7d %7d %7d %7d %7d %7d\n",
1202 activity_monitor.Soc_FPS,
1203 activity_monitor.Soc_MinFreqStep,
1204 activity_monitor.Soc_MinActiveFreqType,
1205 activity_monitor.Soc_MinActiveFreq,
1206 activity_monitor.Soc_BoosterFreqType,
1207 activity_monitor.Soc_BoosterFreq,
1208 activity_monitor.Soc_PD_Data_limit_c,
1209 activity_monitor.Soc_PD_Data_error_coeff,
1210 activity_monitor.Soc_PD_Data_error_rate_coeff);
1212 size += sprintf(buf + size, "%19s %d(%13s) %7d %7d %7d %7d %7d %7d %7d %7d %7d\n",
1216 activity_monitor.Mem_FPS,
1217 activity_monitor.Mem_MinFreqStep,
1218 activity_monitor.Mem_MinActiveFreqType,
1219 activity_monitor.Mem_MinActiveFreq,
1220 activity_monitor.Mem_BoosterFreqType,
1221 activity_monitor.Mem_BoosterFreq,
1222 activity_monitor.Mem_PD_Data_limit_c,
1223 activity_monitor.Mem_PD_Data_error_coeff,
1224 activity_monitor.Mem_PD_Data_error_rate_coeff);
1230 static int navi10_set_power_profile_mode(struct smu_context *smu, long *input, uint32_t size)
1232 DpmActivityMonitorCoeffInt_t activity_monitor;
1233 int workload_type, ret = 0;
1235 smu->power_profile_mode = input[size];
1237 if (smu->power_profile_mode > PP_SMC_POWER_PROFILE_CUSTOM) {
1238 pr_err("Invalid power profile mode %d\n", smu->power_profile_mode);
1242 if (smu->power_profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1246 ret = smu_update_table(smu,
1247 SMU_TABLE_ACTIVITY_MONITOR_COEFF, WORKLOAD_PPLIB_CUSTOM_BIT,
1248 (void *)(&activity_monitor), false);
1250 pr_err("[%s] Failed to get activity monitor!", __func__);
1255 case 0: /* Gfxclk */
1256 activity_monitor.Gfx_FPS = input[1];
1257 activity_monitor.Gfx_MinFreqStep = input[2];
1258 activity_monitor.Gfx_MinActiveFreqType = input[3];
1259 activity_monitor.Gfx_MinActiveFreq = input[4];
1260 activity_monitor.Gfx_BoosterFreqType = input[5];
1261 activity_monitor.Gfx_BoosterFreq = input[6];
1262 activity_monitor.Gfx_PD_Data_limit_c = input[7];
1263 activity_monitor.Gfx_PD_Data_error_coeff = input[8];
1264 activity_monitor.Gfx_PD_Data_error_rate_coeff = input[9];
1266 case 1: /* Socclk */
1267 activity_monitor.Soc_FPS = input[1];
1268 activity_monitor.Soc_MinFreqStep = input[2];
1269 activity_monitor.Soc_MinActiveFreqType = input[3];
1270 activity_monitor.Soc_MinActiveFreq = input[4];
1271 activity_monitor.Soc_BoosterFreqType = input[5];
1272 activity_monitor.Soc_BoosterFreq = input[6];
1273 activity_monitor.Soc_PD_Data_limit_c = input[7];
1274 activity_monitor.Soc_PD_Data_error_coeff = input[8];
1275 activity_monitor.Soc_PD_Data_error_rate_coeff = input[9];
1278 activity_monitor.Mem_FPS = input[1];
1279 activity_monitor.Mem_MinFreqStep = input[2];
1280 activity_monitor.Mem_MinActiveFreqType = input[3];
1281 activity_monitor.Mem_MinActiveFreq = input[4];
1282 activity_monitor.Mem_BoosterFreqType = input[5];
1283 activity_monitor.Mem_BoosterFreq = input[6];
1284 activity_monitor.Mem_PD_Data_limit_c = input[7];
1285 activity_monitor.Mem_PD_Data_error_coeff = input[8];
1286 activity_monitor.Mem_PD_Data_error_rate_coeff = input[9];
1290 ret = smu_update_table(smu,
1291 SMU_TABLE_ACTIVITY_MONITOR_COEFF, WORKLOAD_PPLIB_CUSTOM_BIT,
1292 (void *)(&activity_monitor), true);
1294 pr_err("[%s] Failed to set activity monitor!", __func__);
1299 /* conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT */
1300 workload_type = smu_workload_get_type(smu, smu->power_profile_mode);
1301 if (workload_type < 0)
1303 smu_send_smc_msg_with_param(smu, SMU_MSG_SetWorkloadMask,
1304 1 << workload_type);
1309 static int navi10_get_profiling_clk_mask(struct smu_context *smu,
1310 enum amd_dpm_forced_level level,
1311 uint32_t *sclk_mask,
1312 uint32_t *mclk_mask,
1316 uint32_t level_count = 0;
1318 if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) {
1321 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
1324 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
1326 ret = smu_get_dpm_level_count(smu, SMU_SCLK, &level_count);
1329 *sclk_mask = level_count - 1;
1333 ret = smu_get_dpm_level_count(smu, SMU_MCLK, &level_count);
1336 *mclk_mask = level_count - 1;
1340 ret = smu_get_dpm_level_count(smu, SMU_SOCCLK, &level_count);
1343 *soc_mask = level_count - 1;
1350 static int navi10_notify_smc_dispaly_config(struct smu_context *smu)
1352 struct smu_clocks min_clocks = {0};
1353 struct pp_display_clock_request clock_req;
1356 min_clocks.dcef_clock = smu->display_config->min_dcef_set_clk;
1357 min_clocks.dcef_clock_in_sr = smu->display_config->min_dcef_deep_sleep_set_clk;
1358 min_clocks.memory_clock = smu->display_config->min_mem_set_clock;
1360 if (smu_feature_is_supported(smu, SMU_FEATURE_DPM_DCEFCLK_BIT)) {
1361 clock_req.clock_type = amd_pp_dcef_clock;
1362 clock_req.clock_freq_in_khz = min_clocks.dcef_clock * 10;
1364 ret = smu_v11_0_display_clock_voltage_request(smu, &clock_req);
1366 if (smu_feature_is_supported(smu, SMU_FEATURE_DS_DCEFCLK_BIT)) {
1367 ret = smu_send_smc_msg_with_param(smu,
1368 SMU_MSG_SetMinDeepSleepDcefclk,
1369 min_clocks.dcef_clock_in_sr/100);
1371 pr_err("Attempt to set divider for DCEFCLK Failed!");
1376 pr_info("Attempt to set Hard Min for DCEFCLK Failed!");
1380 if (smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UCLK_BIT)) {
1381 ret = smu_set_hard_freq_range(smu, SMU_UCLK, min_clocks.memory_clock/100, 0);
1383 pr_err("[%s] Set hard min uclk failed!", __func__);
1391 static int navi10_set_watermarks_table(struct smu_context *smu,
1392 void *watermarks, struct
1393 dm_pp_wm_sets_with_clock_ranges_soc15
1397 Watermarks_t *table = watermarks;
1399 if (!table || !clock_ranges)
1402 if (clock_ranges->num_wm_dmif_sets > 4 ||
1403 clock_ranges->num_wm_mcif_sets > 4)
1406 for (i = 0; i < clock_ranges->num_wm_dmif_sets; i++) {
1407 table->WatermarkRow[1][i].MinClock =
1408 cpu_to_le16((uint16_t)
1409 (clock_ranges->wm_dmif_clocks_ranges[i].wm_min_dcfclk_clk_in_khz /
1411 table->WatermarkRow[1][i].MaxClock =
1412 cpu_to_le16((uint16_t)
1413 (clock_ranges->wm_dmif_clocks_ranges[i].wm_max_dcfclk_clk_in_khz /
1415 table->WatermarkRow[1][i].MinUclk =
1416 cpu_to_le16((uint16_t)
1417 (clock_ranges->wm_dmif_clocks_ranges[i].wm_min_mem_clk_in_khz /
1419 table->WatermarkRow[1][i].MaxUclk =
1420 cpu_to_le16((uint16_t)
1421 (clock_ranges->wm_dmif_clocks_ranges[i].wm_max_mem_clk_in_khz /
1423 table->WatermarkRow[1][i].WmSetting = (uint8_t)
1424 clock_ranges->wm_dmif_clocks_ranges[i].wm_set_id;
1427 for (i = 0; i < clock_ranges->num_wm_mcif_sets; i++) {
1428 table->WatermarkRow[0][i].MinClock =
1429 cpu_to_le16((uint16_t)
1430 (clock_ranges->wm_mcif_clocks_ranges[i].wm_min_socclk_clk_in_khz /
1432 table->WatermarkRow[0][i].MaxClock =
1433 cpu_to_le16((uint16_t)
1434 (clock_ranges->wm_mcif_clocks_ranges[i].wm_max_socclk_clk_in_khz /
1436 table->WatermarkRow[0][i].MinUclk =
1437 cpu_to_le16((uint16_t)
1438 (clock_ranges->wm_mcif_clocks_ranges[i].wm_min_mem_clk_in_khz /
1440 table->WatermarkRow[0][i].MaxUclk =
1441 cpu_to_le16((uint16_t)
1442 (clock_ranges->wm_mcif_clocks_ranges[i].wm_max_mem_clk_in_khz /
1444 table->WatermarkRow[0][i].WmSetting = (uint8_t)
1445 clock_ranges->wm_mcif_clocks_ranges[i].wm_set_id;
1451 static int navi10_thermal_get_temperature(struct smu_context *smu,
1452 enum amd_pp_sensors sensor,
1455 SmuMetrics_t metrics;
1461 ret = navi10_get_metrics_table(smu, &metrics);
1466 case AMDGPU_PP_SENSOR_HOTSPOT_TEMP:
1467 *value = metrics.TemperatureHotspot *
1468 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
1470 case AMDGPU_PP_SENSOR_EDGE_TEMP:
1471 *value = metrics.TemperatureEdge *
1472 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
1474 case AMDGPU_PP_SENSOR_MEM_TEMP:
1475 *value = metrics.TemperatureMem *
1476 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
1479 pr_err("Invalid sensor for retrieving temp\n");
1486 static int navi10_read_sensor(struct smu_context *smu,
1487 enum amd_pp_sensors sensor,
1488 void *data, uint32_t *size)
1491 struct smu_table_context *table_context = &smu->smu_table;
1492 PPTable_t *pptable = table_context->driver_pptable;
1497 mutex_lock(&smu->sensor_lock);
1499 case AMDGPU_PP_SENSOR_MAX_FAN_RPM:
1500 *(uint32_t *)data = pptable->FanMaximumRpm;
1503 case AMDGPU_PP_SENSOR_MEM_LOAD:
1504 case AMDGPU_PP_SENSOR_GPU_LOAD:
1505 ret = navi10_get_current_activity_percent(smu, sensor, (uint32_t *)data);
1508 case AMDGPU_PP_SENSOR_GPU_POWER:
1509 ret = navi10_get_gpu_power(smu, (uint32_t *)data);
1512 case AMDGPU_PP_SENSOR_HOTSPOT_TEMP:
1513 case AMDGPU_PP_SENSOR_EDGE_TEMP:
1514 case AMDGPU_PP_SENSOR_MEM_TEMP:
1515 ret = navi10_thermal_get_temperature(smu, sensor, (uint32_t *)data);
1519 ret = smu_v11_0_read_sensor(smu, sensor, data, size);
1521 mutex_unlock(&smu->sensor_lock);
1526 static int navi10_get_uclk_dpm_states(struct smu_context *smu, uint32_t *clocks_in_khz, uint32_t *num_states)
1528 uint32_t num_discrete_levels = 0;
1529 uint16_t *dpm_levels = NULL;
1531 struct smu_table_context *table_context = &smu->smu_table;
1532 PPTable_t *driver_ppt = NULL;
1534 if (!clocks_in_khz || !num_states || !table_context->driver_pptable)
1537 driver_ppt = table_context->driver_pptable;
1538 num_discrete_levels = driver_ppt->DpmDescriptor[PPCLK_UCLK].NumDiscreteLevels;
1539 dpm_levels = driver_ppt->FreqTableUclk;
1541 if (num_discrete_levels == 0 || dpm_levels == NULL)
1544 *num_states = num_discrete_levels;
1545 for (i = 0; i < num_discrete_levels; i++) {
1546 /* convert to khz */
1547 *clocks_in_khz = (*dpm_levels) * 1000;
1555 static int navi10_set_peak_clock_by_device(struct smu_context *smu)
1557 struct amdgpu_device *adev = smu->adev;
1559 uint32_t sclk_freq = 0, uclk_freq = 0;
1560 uint32_t uclk_level = 0;
1562 switch (adev->asic_type) {
1564 switch (adev->pdev->revision) {
1565 case 0xf0: /* XTX */
1567 sclk_freq = NAVI10_PEAK_SCLK_XTX;
1571 sclk_freq = NAVI10_PEAK_SCLK_XT;
1574 sclk_freq = NAVI10_PEAK_SCLK_XL;
1579 switch (adev->pdev->revision) {
1582 sclk_freq = NAVI14_UMD_PSTATE_PEAK_XT_GFXCLK;
1584 case 0xc1: /* XTM */
1586 sclk_freq = NAVI14_UMD_PSTATE_PEAK_XTM_GFXCLK;
1588 case 0xc3: /* XLM */
1590 sclk_freq = NAVI14_UMD_PSTATE_PEAK_XLM_GFXCLK;
1592 case 0xc5: /* XTX */
1594 sclk_freq = NAVI14_UMD_PSTATE_PEAK_XLM_GFXCLK;
1597 sclk_freq = NAVI14_UMD_PSTATE_PEAK_XL_GFXCLK;
1605 ret = smu_get_dpm_level_count(smu, SMU_UCLK, &uclk_level);
1608 ret = smu_get_dpm_freq_by_index(smu, SMU_UCLK, uclk_level - 1, &uclk_freq);
1612 ret = smu_set_soft_freq_range(smu, SMU_SCLK, sclk_freq, sclk_freq);
1615 ret = smu_set_soft_freq_range(smu, SMU_UCLK, uclk_freq, uclk_freq);
1622 static int navi10_set_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level)
1627 case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
1628 ret = navi10_set_peak_clock_by_device(smu);
1638 static int navi10_get_thermal_temperature_range(struct smu_context *smu,
1639 struct smu_temperature_range *range)
1641 struct smu_table_context *table_context = &smu->smu_table;
1642 struct smu_11_0_powerplay_table *powerplay_table = table_context->power_play_table;
1644 if (!range || !powerplay_table)
1647 range->max = powerplay_table->software_shutdown_temp *
1648 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
1653 static int navi10_display_disable_memory_clock_switch(struct smu_context *smu,
1654 bool disable_memory_clock_switch)
1657 struct smu_11_0_max_sustainable_clocks *max_sustainable_clocks =
1658 (struct smu_11_0_max_sustainable_clocks *)
1659 smu->smu_table.max_sustainable_clocks;
1660 uint32_t min_memory_clock = smu->hard_min_uclk_req_from_dal;
1661 uint32_t max_memory_clock = max_sustainable_clocks->uclock;
1663 if(smu->disable_uclk_switch == disable_memory_clock_switch)
1666 if(disable_memory_clock_switch)
1667 ret = smu_set_hard_freq_range(smu, SMU_UCLK, max_memory_clock, 0);
1669 ret = smu_set_hard_freq_range(smu, SMU_UCLK, min_memory_clock, 0);
1672 smu->disable_uclk_switch = disable_memory_clock_switch;
1677 static uint32_t navi10_get_pptable_power_limit(struct smu_context *smu)
1679 PPTable_t *pptable = smu->smu_table.driver_pptable;
1680 return pptable->SocketPowerLimitAc[PPT_THROTTLER_PPT0];
1683 static int navi10_get_power_limit(struct smu_context *smu,
1687 PPTable_t *pptable = smu->smu_table.driver_pptable;
1688 uint32_t asic_default_power_limit = 0;
1692 if (!smu->power_limit) {
1693 if (smu_feature_is_enabled(smu, SMU_FEATURE_PPT_BIT)) {
1694 power_src = smu_power_get_index(smu, SMU_POWER_SOURCE_AC);
1698 ret = smu_send_smc_msg_with_param(smu, SMU_MSG_GetPptLimit,
1701 pr_err("[%s] get PPT limit failed!", __func__);
1704 smu_read_smc_arg(smu, &asic_default_power_limit);
1706 /* the last hope to figure out the ppt limit */
1708 pr_err("Cannot get PPT limit due to pptable missing!");
1711 asic_default_power_limit =
1712 pptable->SocketPowerLimitAc[PPT_THROTTLER_PPT0];
1715 smu->power_limit = asic_default_power_limit;
1719 *limit = smu_v11_0_get_max_power_limit(smu);
1721 *limit = smu->power_limit;
1726 static int navi10_update_pcie_parameters(struct smu_context *smu,
1727 uint32_t pcie_gen_cap,
1728 uint32_t pcie_width_cap)
1730 PPTable_t *pptable = smu->smu_table.driver_pptable;
1732 uint32_t smu_pcie_arg;
1734 struct smu_dpm_context *smu_dpm = &smu->smu_dpm;
1735 struct smu_11_0_dpm_context *dpm_context = smu_dpm->dpm_context;
1737 for (i = 0; i < NUM_LINK_LEVELS; i++) {
1738 smu_pcie_arg = (i << 16) |
1739 ((pptable->PcieGenSpeed[i] <= pcie_gen_cap) ? (pptable->PcieGenSpeed[i] << 8) :
1740 (pcie_gen_cap << 8)) | ((pptable->PcieLaneCount[i] <= pcie_width_cap) ?
1741 pptable->PcieLaneCount[i] : pcie_width_cap);
1742 ret = smu_send_smc_msg_with_param(smu,
1743 SMU_MSG_OverridePcieParameters,
1749 if (pptable->PcieGenSpeed[i] > pcie_gen_cap)
1750 dpm_context->dpm_tables.pcie_table.pcie_gen[i] = pcie_gen_cap;
1751 if (pptable->PcieLaneCount[i] > pcie_width_cap)
1752 dpm_context->dpm_tables.pcie_table.pcie_lane[i] = pcie_width_cap;
1758 static inline void navi10_dump_od_table(OverDriveTable_t *od_table) {
1759 pr_debug("OD: Gfxclk: (%d, %d)\n", od_table->GfxclkFmin, od_table->GfxclkFmax);
1760 pr_debug("OD: Gfx1: (%d, %d)\n", od_table->GfxclkFreq1, od_table->GfxclkVolt1);
1761 pr_debug("OD: Gfx2: (%d, %d)\n", od_table->GfxclkFreq2, od_table->GfxclkVolt2);
1762 pr_debug("OD: Gfx3: (%d, %d)\n", od_table->GfxclkFreq3, od_table->GfxclkVolt3);
1763 pr_debug("OD: UclkFmax: %d\n", od_table->UclkFmax);
1764 pr_debug("OD: OverDrivePct: %d\n", od_table->OverDrivePct);
1767 static int navi10_od_setting_check_range(struct smu_11_0_overdrive_table *od_table, enum SMU_11_0_ODSETTING_ID setting, uint32_t value)
1769 if (value < od_table->min[setting]) {
1770 pr_warn("OD setting (%d, %d) is less than the minimum allowed (%d)\n", setting, value, od_table->min[setting]);
1773 if (value > od_table->max[setting]) {
1774 pr_warn("OD setting (%d, %d) is greater than the maximum allowed (%d)\n", setting, value, od_table->max[setting]);
1780 static int navi10_setup_od_limits(struct smu_context *smu) {
1781 struct smu_11_0_overdrive_table *overdrive_table = NULL;
1782 struct smu_11_0_powerplay_table *powerplay_table = NULL;
1784 if (!smu->smu_table.power_play_table) {
1785 pr_err("powerplay table uninitialized!\n");
1788 powerplay_table = (struct smu_11_0_powerplay_table *)smu->smu_table.power_play_table;
1789 overdrive_table = &powerplay_table->overdrive_table;
1790 if (!smu->od_settings) {
1791 smu->od_settings = kmemdup(overdrive_table, sizeof(struct smu_11_0_overdrive_table), GFP_KERNEL);
1793 memcpy(smu->od_settings, overdrive_table, sizeof(struct smu_11_0_overdrive_table));
1798 static int navi10_set_default_od_settings(struct smu_context *smu, bool initialize) {
1799 OverDriveTable_t *od_table;
1802 ret = smu_v11_0_set_default_od_settings(smu, initialize, sizeof(OverDriveTable_t));
1807 ret = navi10_setup_od_limits(smu);
1809 pr_err("Failed to retrieve board OD limits\n");
1815 od_table = (OverDriveTable_t *)smu->smu_table.overdrive_table;
1817 navi10_dump_od_table(od_table);
1823 static int navi10_od_edit_dpm_table(struct smu_context *smu, enum PP_OD_DPM_TABLE_COMMAND type, long input[], uint32_t size) {
1826 struct smu_table_context *table_context = &smu->smu_table;
1827 OverDriveTable_t *od_table;
1828 struct smu_11_0_overdrive_table *od_settings;
1829 enum SMU_11_0_ODSETTING_ID freq_setting, voltage_setting;
1830 uint16_t *freq_ptr, *voltage_ptr;
1831 od_table = (OverDriveTable_t *)table_context->overdrive_table;
1833 if (!smu->od_enabled) {
1834 pr_warn("OverDrive is not enabled!\n");
1838 if (!smu->od_settings) {
1839 pr_err("OD board limits are not set!\n");
1843 od_settings = smu->od_settings;
1846 case PP_OD_EDIT_SCLK_VDDC_TABLE:
1847 if (!navi10_od_feature_is_supported(od_settings, SMU_11_0_ODFEATURE_GFXCLK_LIMITS)) {
1848 pr_warn("GFXCLK_LIMITS not supported!\n");
1851 if (!table_context->overdrive_table) {
1852 pr_err("Overdrive is not initialized\n");
1855 for (i = 0; i < size; i += 2) {
1857 pr_info("invalid number of input parameters %d\n", size);
1862 freq_setting = SMU_11_0_ODSETTING_GFXCLKFMIN;
1863 freq_ptr = &od_table->GfxclkFmin;
1864 if (input[i + 1] > od_table->GfxclkFmax) {
1865 pr_info("GfxclkFmin (%ld) must be <= GfxclkFmax (%u)!\n",
1867 od_table->GfxclkFmin);
1872 freq_setting = SMU_11_0_ODSETTING_GFXCLKFMAX;
1873 freq_ptr = &od_table->GfxclkFmax;
1874 if (input[i + 1] < od_table->GfxclkFmin) {
1875 pr_info("GfxclkFmax (%ld) must be >= GfxclkFmin (%u)!\n",
1877 od_table->GfxclkFmax);
1882 pr_info("Invalid SCLK_VDDC_TABLE index: %ld\n", input[i]);
1883 pr_info("Supported indices: [0:min,1:max]\n");
1886 ret = navi10_od_setting_check_range(od_settings, freq_setting, input[i + 1]);
1889 *freq_ptr = input[i + 1];
1892 case PP_OD_EDIT_MCLK_VDDC_TABLE:
1893 if (!navi10_od_feature_is_supported(od_settings, SMU_11_0_ODFEATURE_UCLK_MAX)) {
1894 pr_warn("UCLK_MAX not supported!\n");
1898 pr_info("invalid number of parameters: %d\n", size);
1901 if (input[0] != 1) {
1902 pr_info("Invalid MCLK_VDDC_TABLE index: %ld\n", input[0]);
1903 pr_info("Supported indices: [1:max]\n");
1906 ret = navi10_od_setting_check_range(od_settings, SMU_11_0_ODSETTING_UCLKFMAX, input[1]);
1909 od_table->UclkFmax = input[1];
1911 case PP_OD_COMMIT_DPM_TABLE:
1912 navi10_dump_od_table(od_table);
1913 ret = smu_update_table(smu, SMU_TABLE_OVERDRIVE, 0, (void *)od_table, true);
1915 pr_err("Failed to import overdrive table!\n");
1918 // no lock needed because smu_od_edit_dpm_table has it
1919 ret = smu_handle_task(smu, smu->smu_dpm.dpm_level,
1920 AMD_PP_TASK_READJUST_POWER_STATE,
1926 case PP_OD_EDIT_VDDC_CURVE:
1927 if (!navi10_od_feature_is_supported(od_settings, SMU_11_0_ODFEATURE_GFXCLK_CURVE)) {
1928 pr_warn("GFXCLK_CURVE not supported!\n");
1932 pr_info("invalid number of parameters: %d\n", size);
1936 pr_info("Overdrive is not initialized\n");
1942 freq_setting = SMU_11_0_ODSETTING_VDDGFXCURVEFREQ_P1;
1943 voltage_setting = SMU_11_0_ODSETTING_VDDGFXCURVEVOLTAGE_P1;
1944 freq_ptr = &od_table->GfxclkFreq1;
1945 voltage_ptr = &od_table->GfxclkVolt1;
1948 freq_setting = SMU_11_0_ODSETTING_VDDGFXCURVEFREQ_P2;
1949 voltage_setting = SMU_11_0_ODSETTING_VDDGFXCURVEVOLTAGE_P2;
1950 freq_ptr = &od_table->GfxclkFreq2;
1951 voltage_ptr = &od_table->GfxclkVolt2;
1954 freq_setting = SMU_11_0_ODSETTING_VDDGFXCURVEFREQ_P3;
1955 voltage_setting = SMU_11_0_ODSETTING_VDDGFXCURVEVOLTAGE_P3;
1956 freq_ptr = &od_table->GfxclkFreq3;
1957 voltage_ptr = &od_table->GfxclkVolt3;
1960 pr_info("Invalid VDDC_CURVE index: %ld\n", input[0]);
1961 pr_info("Supported indices: [0, 1, 2]\n");
1964 ret = navi10_od_setting_check_range(od_settings, freq_setting, input[1]);
1967 // Allow setting zero to disable the OverDrive VDDC curve
1968 if (input[2] != 0) {
1969 ret = navi10_od_setting_check_range(od_settings, voltage_setting, input[2]);
1972 *freq_ptr = input[1];
1973 *voltage_ptr = ((uint16_t)input[2]) * NAVI10_VOLTAGE_SCALE;
1974 pr_debug("OD: set curve %ld: (%d, %d)\n", input[0], *freq_ptr, *voltage_ptr);
1976 // If setting 0, disable all voltage curve settings
1977 od_table->GfxclkVolt1 = 0;
1978 od_table->GfxclkVolt2 = 0;
1979 od_table->GfxclkVolt3 = 0;
1981 navi10_dump_od_table(od_table);
1989 static int navi10_run_btc(struct smu_context *smu)
1993 ret = smu_send_smc_msg(smu, SMU_MSG_RunBtc);
1995 pr_err("RunBtc failed!\n");
2000 static const struct pptable_funcs navi10_ppt_funcs = {
2001 .tables_init = navi10_tables_init,
2002 .alloc_dpm_context = navi10_allocate_dpm_context,
2003 .store_powerplay_table = navi10_store_powerplay_table,
2004 .check_powerplay_table = navi10_check_powerplay_table,
2005 .append_powerplay_table = navi10_append_powerplay_table,
2006 .get_smu_msg_index = navi10_get_smu_msg_index,
2007 .get_smu_clk_index = navi10_get_smu_clk_index,
2008 .get_smu_feature_index = navi10_get_smu_feature_index,
2009 .get_smu_table_index = navi10_get_smu_table_index,
2010 .get_smu_power_index = navi10_get_pwr_src_index,
2011 .get_workload_type = navi10_get_workload_type,
2012 .get_allowed_feature_mask = navi10_get_allowed_feature_mask,
2013 .set_default_dpm_table = navi10_set_default_dpm_table,
2014 .dpm_set_uvd_enable = navi10_dpm_set_uvd_enable,
2015 .get_current_clk_freq_by_table = navi10_get_current_clk_freq_by_table,
2016 .print_clk_levels = navi10_print_clk_levels,
2017 .force_clk_levels = navi10_force_clk_levels,
2018 .populate_umd_state_clk = navi10_populate_umd_state_clk,
2019 .get_clock_by_type_with_latency = navi10_get_clock_by_type_with_latency,
2020 .pre_display_config_changed = navi10_pre_display_config_changed,
2021 .display_config_changed = navi10_display_config_changed,
2022 .notify_smc_dispaly_config = navi10_notify_smc_dispaly_config,
2023 .force_dpm_limit_value = navi10_force_dpm_limit_value,
2024 .unforce_dpm_levels = navi10_unforce_dpm_levels,
2025 .is_dpm_running = navi10_is_dpm_running,
2026 .get_fan_speed_percent = navi10_get_fan_speed_percent,
2027 .get_fan_speed_rpm = navi10_get_fan_speed_rpm,
2028 .get_power_profile_mode = navi10_get_power_profile_mode,
2029 .set_power_profile_mode = navi10_set_power_profile_mode,
2030 .get_profiling_clk_mask = navi10_get_profiling_clk_mask,
2031 .set_watermarks_table = navi10_set_watermarks_table,
2032 .read_sensor = navi10_read_sensor,
2033 .get_uclk_dpm_states = navi10_get_uclk_dpm_states,
2034 .set_performance_level = navi10_set_performance_level,
2035 .get_thermal_temperature_range = navi10_get_thermal_temperature_range,
2036 .display_disable_memory_clock_switch = navi10_display_disable_memory_clock_switch,
2037 .get_power_limit = navi10_get_power_limit,
2038 .update_pcie_parameters = navi10_update_pcie_parameters,
2039 .init_microcode = smu_v11_0_init_microcode,
2040 .load_microcode = smu_v11_0_load_microcode,
2041 .init_smc_tables = smu_v11_0_init_smc_tables,
2042 .fini_smc_tables = smu_v11_0_fini_smc_tables,
2043 .init_power = smu_v11_0_init_power,
2044 .fini_power = smu_v11_0_fini_power,
2045 .check_fw_status = smu_v11_0_check_fw_status,
2046 .setup_pptable = smu_v11_0_setup_pptable,
2047 .get_vbios_bootup_values = smu_v11_0_get_vbios_bootup_values,
2048 .get_clk_info_from_vbios = smu_v11_0_get_clk_info_from_vbios,
2049 .check_pptable = smu_v11_0_check_pptable,
2050 .parse_pptable = smu_v11_0_parse_pptable,
2051 .populate_smc_tables = smu_v11_0_populate_smc_pptable,
2052 .check_fw_version = smu_v11_0_check_fw_version,
2053 .write_pptable = smu_v11_0_write_pptable,
2054 .set_min_dcef_deep_sleep = smu_v11_0_set_min_dcef_deep_sleep,
2055 .set_tool_table_location = smu_v11_0_set_tool_table_location,
2056 .notify_memory_pool_location = smu_v11_0_notify_memory_pool_location,
2057 .system_features_control = smu_v11_0_system_features_control,
2058 .send_smc_msg_with_param = smu_v11_0_send_msg_with_param,
2059 .read_smc_arg = smu_v11_0_read_arg,
2060 .init_display_count = smu_v11_0_init_display_count,
2061 .set_allowed_mask = smu_v11_0_set_allowed_mask,
2062 .get_enabled_mask = smu_v11_0_get_enabled_mask,
2063 .notify_display_change = smu_v11_0_notify_display_change,
2064 .set_power_limit = smu_v11_0_set_power_limit,
2065 .get_current_clk_freq = smu_v11_0_get_current_clk_freq,
2066 .init_max_sustainable_clocks = smu_v11_0_init_max_sustainable_clocks,
2067 .start_thermal_control = smu_v11_0_start_thermal_control,
2068 .stop_thermal_control = smu_v11_0_stop_thermal_control,
2069 .set_deep_sleep_dcefclk = smu_v11_0_set_deep_sleep_dcefclk,
2070 .display_clock_voltage_request = smu_v11_0_display_clock_voltage_request,
2071 .get_fan_control_mode = smu_v11_0_get_fan_control_mode,
2072 .set_fan_control_mode = smu_v11_0_set_fan_control_mode,
2073 .set_fan_speed_percent = smu_v11_0_set_fan_speed_percent,
2074 .set_fan_speed_rpm = smu_v11_0_set_fan_speed_rpm,
2075 .set_xgmi_pstate = smu_v11_0_set_xgmi_pstate,
2076 .gfx_off_control = smu_v11_0_gfx_off_control,
2077 .register_irq_handler = smu_v11_0_register_irq_handler,
2078 .set_azalia_d3_pme = smu_v11_0_set_azalia_d3_pme,
2079 .get_max_sustainable_clocks_by_dc = smu_v11_0_get_max_sustainable_clocks_by_dc,
2080 .baco_is_support= smu_v11_0_baco_is_support,
2081 .baco_get_state = smu_v11_0_baco_get_state,
2082 .baco_set_state = smu_v11_0_baco_set_state,
2083 .baco_reset = smu_v11_0_baco_reset,
2084 .get_dpm_ultimate_freq = smu_v11_0_get_dpm_ultimate_freq,
2085 .set_soft_freq_limited_range = smu_v11_0_set_soft_freq_limited_range,
2086 .override_pcie_parameters = smu_v11_0_override_pcie_parameters,
2087 .set_default_od_settings = navi10_set_default_od_settings,
2088 .od_edit_dpm_table = navi10_od_edit_dpm_table,
2089 .get_pptable_power_limit = navi10_get_pptable_power_limit,
2090 .run_btc = navi10_run_btc,
2093 void navi10_set_ppt_funcs(struct smu_context *smu)
2095 smu->ppt_funcs = &navi10_ppt_funcs;