]> asedeno.scripts.mit.edu Git - linux.git/blob - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Track full cdclk state for the logical and actual cdclk frequencies
[linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/reservation.h>
45 #include <linux/shmem_fs.h>
46
47 #include <drm/drmP.h>
48 #include <drm/intel-gtt.h>
49 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50 #include <drm/drm_gem.h>
51 #include <drm/drm_auth.h>
52 #include <drm/drm_cache.h>
53
54 #include "i915_params.h"
55 #include "i915_reg.h"
56 #include "i915_utils.h"
57
58 #include "intel_bios.h"
59 #include "intel_dpll_mgr.h"
60 #include "intel_uc.h"
61 #include "intel_lrc.h"
62 #include "intel_ringbuffer.h"
63
64 #include "i915_gem.h"
65 #include "i915_gem_context.h"
66 #include "i915_gem_fence_reg.h"
67 #include "i915_gem_object.h"
68 #include "i915_gem_gtt.h"
69 #include "i915_gem_render_state.h"
70 #include "i915_gem_request.h"
71 #include "i915_gem_timeline.h"
72
73 #include "i915_vma.h"
74
75 #include "intel_gvt.h"
76
77 /* General customization:
78  */
79
80 #define DRIVER_NAME             "i915"
81 #define DRIVER_DESC             "Intel Graphics"
82 #define DRIVER_DATE             "20170206"
83 #define DRIVER_TIMESTAMP        1486372993
84
85 #undef WARN_ON
86 /* Many gcc seem to no see through this and fall over :( */
87 #if 0
88 #define WARN_ON(x) ({ \
89         bool __i915_warn_cond = (x); \
90         if (__builtin_constant_p(__i915_warn_cond)) \
91                 BUILD_BUG_ON(__i915_warn_cond); \
92         WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93 #else
94 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
95 #endif
96
97 #undef WARN_ON_ONCE
98 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
99
100 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101                              (long) (x), __func__);
102
103 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105  * which may not necessarily be a user visible problem.  This will either
106  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107  * enable distros and users to tailor their preferred amount of i915 abrt
108  * spam.
109  */
110 #define I915_STATE_WARN(condition, format...) ({                        \
111         int __ret_warn_on = !!(condition);                              \
112         if (unlikely(__ret_warn_on))                                    \
113                 if (!WARN(i915.verbose_state_checks, format))           \
114                         DRM_ERROR(format);                              \
115         unlikely(__ret_warn_on);                                        \
116 })
117
118 #define I915_STATE_WARN_ON(x)                                           \
119         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
120
121 bool __i915_inject_load_failure(const char *func, int line);
122 #define i915_inject_load_failure() \
123         __i915_inject_load_failure(__func__, __LINE__)
124
125 typedef struct {
126         uint32_t val;
127 } uint_fixed_16_16_t;
128
129 #define FP_16_16_MAX ({ \
130         uint_fixed_16_16_t fp; \
131         fp.val = UINT_MAX; \
132         fp; \
133 })
134
135 static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136 {
137         uint_fixed_16_16_t fp;
138
139         WARN_ON(val >> 16);
140
141         fp.val = val << 16;
142         return fp;
143 }
144
145 static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146 {
147         return DIV_ROUND_UP(fp.val, 1 << 16);
148 }
149
150 static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151 {
152         return fp.val >> 16;
153 }
154
155 static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156                                                  uint_fixed_16_16_t min2)
157 {
158         uint_fixed_16_16_t min;
159
160         min.val = min(min1.val, min2.val);
161         return min;
162 }
163
164 static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165                                                  uint_fixed_16_16_t max2)
166 {
167         uint_fixed_16_16_t max;
168
169         max.val = max(max1.val, max2.val);
170         return max;
171 }
172
173 static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174                                                           uint32_t d)
175 {
176         uint_fixed_16_16_t fp, res;
177
178         fp = u32_to_fixed_16_16(val);
179         res.val = DIV_ROUND_UP(fp.val, d);
180         return res;
181 }
182
183 static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184                                                               uint32_t d)
185 {
186         uint_fixed_16_16_t res;
187         uint64_t interm_val;
188
189         interm_val = (uint64_t)val << 16;
190         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191         WARN_ON(interm_val >> 32);
192         res.val = (uint32_t) interm_val;
193
194         return res;
195 }
196
197 static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198                                                      uint_fixed_16_16_t mul)
199 {
200         uint64_t intermediate_val;
201         uint_fixed_16_16_t fp;
202
203         intermediate_val = (uint64_t) val * mul.val;
204         WARN_ON(intermediate_val >> 32);
205         fp.val = (uint32_t) intermediate_val;
206         return fp;
207 }
208
209 static inline const char *yesno(bool v)
210 {
211         return v ? "yes" : "no";
212 }
213
214 static inline const char *onoff(bool v)
215 {
216         return v ? "on" : "off";
217 }
218
219 static inline const char *enableddisabled(bool v)
220 {
221         return v ? "enabled" : "disabled";
222 }
223
224 enum pipe {
225         INVALID_PIPE = -1,
226         PIPE_A = 0,
227         PIPE_B,
228         PIPE_C,
229         _PIPE_EDP,
230         I915_MAX_PIPES = _PIPE_EDP
231 };
232 #define pipe_name(p) ((p) + 'A')
233
234 enum transcoder {
235         TRANSCODER_A = 0,
236         TRANSCODER_B,
237         TRANSCODER_C,
238         TRANSCODER_EDP,
239         TRANSCODER_DSI_A,
240         TRANSCODER_DSI_C,
241         I915_MAX_TRANSCODERS
242 };
243
244 static inline const char *transcoder_name(enum transcoder transcoder)
245 {
246         switch (transcoder) {
247         case TRANSCODER_A:
248                 return "A";
249         case TRANSCODER_B:
250                 return "B";
251         case TRANSCODER_C:
252                 return "C";
253         case TRANSCODER_EDP:
254                 return "EDP";
255         case TRANSCODER_DSI_A:
256                 return "DSI A";
257         case TRANSCODER_DSI_C:
258                 return "DSI C";
259         default:
260                 return "<invalid>";
261         }
262 }
263
264 static inline bool transcoder_is_dsi(enum transcoder transcoder)
265 {
266         return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267 }
268
269 /*
270  * Global legacy plane identifier. Valid only for primary/sprite
271  * planes on pre-g4x, and only for primary planes on g4x+.
272  */
273 enum plane {
274         PLANE_A,
275         PLANE_B,
276         PLANE_C,
277 };
278 #define plane_name(p) ((p) + 'A')
279
280 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
281
282 /*
283  * Per-pipe plane identifier.
284  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285  * number of planes per CRTC.  Not all platforms really have this many planes,
286  * which means some arrays of size I915_MAX_PLANES may have unused entries
287  * between the topmost sprite plane and the cursor plane.
288  *
289  * This is expected to be passed to various register macros
290  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291  */
292 enum plane_id {
293         PLANE_PRIMARY,
294         PLANE_SPRITE0,
295         PLANE_SPRITE1,
296         PLANE_CURSOR,
297         I915_MAX_PLANES,
298 };
299
300 #define for_each_plane_id_on_crtc(__crtc, __p) \
301         for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
302                 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
303
304 enum port {
305         PORT_NONE = -1,
306         PORT_A = 0,
307         PORT_B,
308         PORT_C,
309         PORT_D,
310         PORT_E,
311         I915_MAX_PORTS
312 };
313 #define port_name(p) ((p) + 'A')
314
315 #define I915_NUM_PHYS_VLV 2
316
317 enum dpio_channel {
318         DPIO_CH0,
319         DPIO_CH1
320 };
321
322 enum dpio_phy {
323         DPIO_PHY0,
324         DPIO_PHY1,
325         DPIO_PHY2,
326 };
327
328 enum intel_display_power_domain {
329         POWER_DOMAIN_PIPE_A,
330         POWER_DOMAIN_PIPE_B,
331         POWER_DOMAIN_PIPE_C,
332         POWER_DOMAIN_PIPE_A_PANEL_FITTER,
333         POWER_DOMAIN_PIPE_B_PANEL_FITTER,
334         POWER_DOMAIN_PIPE_C_PANEL_FITTER,
335         POWER_DOMAIN_TRANSCODER_A,
336         POWER_DOMAIN_TRANSCODER_B,
337         POWER_DOMAIN_TRANSCODER_C,
338         POWER_DOMAIN_TRANSCODER_EDP,
339         POWER_DOMAIN_TRANSCODER_DSI_A,
340         POWER_DOMAIN_TRANSCODER_DSI_C,
341         POWER_DOMAIN_PORT_DDI_A_LANES,
342         POWER_DOMAIN_PORT_DDI_B_LANES,
343         POWER_DOMAIN_PORT_DDI_C_LANES,
344         POWER_DOMAIN_PORT_DDI_D_LANES,
345         POWER_DOMAIN_PORT_DDI_E_LANES,
346         POWER_DOMAIN_PORT_DSI,
347         POWER_DOMAIN_PORT_CRT,
348         POWER_DOMAIN_PORT_OTHER,
349         POWER_DOMAIN_VGA,
350         POWER_DOMAIN_AUDIO,
351         POWER_DOMAIN_PLLS,
352         POWER_DOMAIN_AUX_A,
353         POWER_DOMAIN_AUX_B,
354         POWER_DOMAIN_AUX_C,
355         POWER_DOMAIN_AUX_D,
356         POWER_DOMAIN_GMBUS,
357         POWER_DOMAIN_MODESET,
358         POWER_DOMAIN_INIT,
359
360         POWER_DOMAIN_NUM,
361 };
362
363 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
364 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
365                 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
366 #define POWER_DOMAIN_TRANSCODER(tran) \
367         ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
368          (tran) + POWER_DOMAIN_TRANSCODER_A)
369
370 enum hpd_pin {
371         HPD_NONE = 0,
372         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
373         HPD_CRT,
374         HPD_SDVO_B,
375         HPD_SDVO_C,
376         HPD_PORT_A,
377         HPD_PORT_B,
378         HPD_PORT_C,
379         HPD_PORT_D,
380         HPD_PORT_E,
381         HPD_NUM_PINS
382 };
383
384 #define for_each_hpd_pin(__pin) \
385         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
386
387 struct i915_hotplug {
388         struct work_struct hotplug_work;
389
390         struct {
391                 unsigned long last_jiffies;
392                 int count;
393                 enum {
394                         HPD_ENABLED = 0,
395                         HPD_DISABLED = 1,
396                         HPD_MARK_DISABLED = 2
397                 } state;
398         } stats[HPD_NUM_PINS];
399         u32 event_bits;
400         struct delayed_work reenable_work;
401
402         struct intel_digital_port *irq_port[I915_MAX_PORTS];
403         u32 long_port_mask;
404         u32 short_port_mask;
405         struct work_struct dig_port_work;
406
407         struct work_struct poll_init_work;
408         bool poll_enabled;
409
410         /*
411          * if we get a HPD irq from DP and a HPD irq from non-DP
412          * the non-DP HPD could block the workqueue on a mode config
413          * mutex getting, that userspace may have taken. However
414          * userspace is waiting on the DP workqueue to run which is
415          * blocked behind the non-DP one.
416          */
417         struct workqueue_struct *dp_wq;
418 };
419
420 #define I915_GEM_GPU_DOMAINS \
421         (I915_GEM_DOMAIN_RENDER | \
422          I915_GEM_DOMAIN_SAMPLER | \
423          I915_GEM_DOMAIN_COMMAND | \
424          I915_GEM_DOMAIN_INSTRUCTION | \
425          I915_GEM_DOMAIN_VERTEX)
426
427 #define for_each_pipe(__dev_priv, __p) \
428         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
429 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
430         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
431                 for_each_if ((__mask) & (1 << (__p)))
432 #define for_each_universal_plane(__dev_priv, __pipe, __p)               \
433         for ((__p) = 0;                                                 \
434              (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
435              (__p)++)
436 #define for_each_sprite(__dev_priv, __p, __s)                           \
437         for ((__s) = 0;                                                 \
438              (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];        \
439              (__s)++)
440
441 #define for_each_port_masked(__port, __ports_mask) \
442         for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)  \
443                 for_each_if ((__ports_mask) & (1 << (__port)))
444
445 #define for_each_crtc(dev, crtc) \
446         list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
447
448 #define for_each_intel_plane(dev, intel_plane) \
449         list_for_each_entry(intel_plane,                        \
450                             &(dev)->mode_config.plane_list,     \
451                             base.head)
452
453 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)         \
454         list_for_each_entry(intel_plane,                                \
455                             &(dev)->mode_config.plane_list,             \
456                             base.head)                                  \
457                 for_each_if ((plane_mask) &                             \
458                              (1 << drm_plane_index(&intel_plane->base)))
459
460 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)      \
461         list_for_each_entry(intel_plane,                                \
462                             &(dev)->mode_config.plane_list,             \
463                             base.head)                                  \
464                 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
465
466 #define for_each_intel_crtc(dev, intel_crtc)                            \
467         list_for_each_entry(intel_crtc,                                 \
468                             &(dev)->mode_config.crtc_list,              \
469                             base.head)
470
471 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)            \
472         list_for_each_entry(intel_crtc,                                 \
473                             &(dev)->mode_config.crtc_list,              \
474                             base.head)                                  \
475                 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
476
477 #define for_each_intel_encoder(dev, intel_encoder)              \
478         list_for_each_entry(intel_encoder,                      \
479                             &(dev)->mode_config.encoder_list,   \
480                             base.head)
481
482 #define for_each_intel_connector(dev, intel_connector)          \
483         list_for_each_entry(intel_connector,                    \
484                             &(dev)->mode_config.connector_list, \
485                             base.head)
486
487 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
488         list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
489                 for_each_if ((intel_encoder)->base.crtc == (__crtc))
490
491 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
492         list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
493                 for_each_if ((intel_connector)->base.encoder == (__encoder))
494
495 #define for_each_power_domain(domain, mask)                             \
496         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
497                 for_each_if ((1 << (domain)) & (mask))
498
499 struct drm_i915_private;
500 struct i915_mm_struct;
501 struct i915_mmu_object;
502
503 struct drm_i915_file_private {
504         struct drm_i915_private *dev_priv;
505         struct drm_file *file;
506
507         struct {
508                 spinlock_t lock;
509                 struct list_head request_list;
510 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
511  * chosen to prevent the CPU getting more than a frame ahead of the GPU
512  * (when using lax throttling for the frontbuffer). We also use it to
513  * offer free GPU waitboosts for severely congested workloads.
514  */
515 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
516         } mm;
517         struct idr context_idr;
518
519         struct intel_rps_client {
520                 struct list_head link;
521                 unsigned boosts;
522         } rps;
523
524         unsigned int bsd_engine;
525
526 /* Client can have a maximum of 3 contexts banned before
527  * it is denied of creating new contexts. As one context
528  * ban needs 4 consecutive hangs, and more if there is
529  * progress in between, this is a last resort stop gap measure
530  * to limit the badly behaving clients access to gpu.
531  */
532 #define I915_MAX_CLIENT_CONTEXT_BANS 3
533         int context_bans;
534 };
535
536 /* Used by dp and fdi links */
537 struct intel_link_m_n {
538         uint32_t        tu;
539         uint32_t        gmch_m;
540         uint32_t        gmch_n;
541         uint32_t        link_m;
542         uint32_t        link_n;
543 };
544
545 void intel_link_compute_m_n(int bpp, int nlanes,
546                             int pixel_clock, int link_clock,
547                             struct intel_link_m_n *m_n);
548
549 /* Interface history:
550  *
551  * 1.1: Original.
552  * 1.2: Add Power Management
553  * 1.3: Add vblank support
554  * 1.4: Fix cmdbuffer path, add heap destroy
555  * 1.5: Add vblank pipe configuration
556  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
557  *      - Support vertical blank on secondary display pipe
558  */
559 #define DRIVER_MAJOR            1
560 #define DRIVER_MINOR            6
561 #define DRIVER_PATCHLEVEL       0
562
563 struct opregion_header;
564 struct opregion_acpi;
565 struct opregion_swsci;
566 struct opregion_asle;
567
568 struct intel_opregion {
569         struct opregion_header *header;
570         struct opregion_acpi *acpi;
571         struct opregion_swsci *swsci;
572         u32 swsci_gbda_sub_functions;
573         u32 swsci_sbcb_sub_functions;
574         struct opregion_asle *asle;
575         void *rvda;
576         const void *vbt;
577         u32 vbt_size;
578         u32 *lid_state;
579         struct work_struct asle_work;
580 };
581 #define OPREGION_SIZE            (8*1024)
582
583 struct intel_overlay;
584 struct intel_overlay_error_state;
585
586 struct sdvo_device_mapping {
587         u8 initialized;
588         u8 dvo_port;
589         u8 slave_addr;
590         u8 dvo_wiring;
591         u8 i2c_pin;
592         u8 ddc_pin;
593 };
594
595 struct intel_connector;
596 struct intel_encoder;
597 struct intel_atomic_state;
598 struct intel_crtc_state;
599 struct intel_initial_plane_config;
600 struct intel_crtc;
601 struct intel_limit;
602 struct dpll;
603 struct intel_cdclk_state;
604
605 struct drm_i915_display_funcs {
606         void (*get_cdclk)(struct drm_i915_private *dev_priv,
607                           struct intel_cdclk_state *cdclk_state);
608         int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
609         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
610         int (*compute_intermediate_wm)(struct drm_device *dev,
611                                        struct intel_crtc *intel_crtc,
612                                        struct intel_crtc_state *newstate);
613         void (*initial_watermarks)(struct intel_atomic_state *state,
614                                    struct intel_crtc_state *cstate);
615         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
616                                          struct intel_crtc_state *cstate);
617         void (*optimize_watermarks)(struct intel_atomic_state *state,
618                                     struct intel_crtc_state *cstate);
619         int (*compute_global_watermarks)(struct drm_atomic_state *state);
620         void (*update_wm)(struct intel_crtc *crtc);
621         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
622         void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
623         /* Returns the active state of the crtc, and if the crtc is active,
624          * fills out the pipe-config with the hw state. */
625         bool (*get_pipe_config)(struct intel_crtc *,
626                                 struct intel_crtc_state *);
627         void (*get_initial_plane_config)(struct intel_crtc *,
628                                          struct intel_initial_plane_config *);
629         int (*crtc_compute_clock)(struct intel_crtc *crtc,
630                                   struct intel_crtc_state *crtc_state);
631         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
632                             struct drm_atomic_state *old_state);
633         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
634                              struct drm_atomic_state *old_state);
635         void (*update_crtcs)(struct drm_atomic_state *state,
636                              unsigned int *crtc_vblank_mask);
637         void (*audio_codec_enable)(struct drm_connector *connector,
638                                    struct intel_encoder *encoder,
639                                    const struct drm_display_mode *adjusted_mode);
640         void (*audio_codec_disable)(struct intel_encoder *encoder);
641         void (*fdi_link_train)(struct drm_crtc *crtc);
642         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
643         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
644                           struct drm_framebuffer *fb,
645                           struct drm_i915_gem_object *obj,
646                           struct drm_i915_gem_request *req,
647                           uint32_t flags);
648         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
649         /* clock updates for mode set */
650         /* cursor updates */
651         /* render clock increase/decrease */
652         /* display clock increase/decrease */
653         /* pll clock increase/decrease */
654
655         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
656         void (*load_luts)(struct drm_crtc_state *crtc_state);
657 };
658
659 enum forcewake_domain_id {
660         FW_DOMAIN_ID_RENDER = 0,
661         FW_DOMAIN_ID_BLITTER,
662         FW_DOMAIN_ID_MEDIA,
663
664         FW_DOMAIN_ID_COUNT
665 };
666
667 enum forcewake_domains {
668         FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
669         FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
670         FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
671         FORCEWAKE_ALL = (FORCEWAKE_RENDER |
672                          FORCEWAKE_BLITTER |
673                          FORCEWAKE_MEDIA)
674 };
675
676 #define FW_REG_READ  (1)
677 #define FW_REG_WRITE (2)
678
679 enum decoupled_power_domain {
680         GEN9_DECOUPLED_PD_BLITTER = 0,
681         GEN9_DECOUPLED_PD_RENDER,
682         GEN9_DECOUPLED_PD_MEDIA,
683         GEN9_DECOUPLED_PD_ALL
684 };
685
686 enum decoupled_ops {
687         GEN9_DECOUPLED_OP_WRITE = 0,
688         GEN9_DECOUPLED_OP_READ
689 };
690
691 enum forcewake_domains
692 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
693                                i915_reg_t reg, unsigned int op);
694
695 struct intel_uncore_funcs {
696         void (*force_wake_get)(struct drm_i915_private *dev_priv,
697                                                         enum forcewake_domains domains);
698         void (*force_wake_put)(struct drm_i915_private *dev_priv,
699                                                         enum forcewake_domains domains);
700
701         uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
702         uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
703         uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
704         uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
705
706         void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
707                                 uint8_t val, bool trace);
708         void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
709                                 uint16_t val, bool trace);
710         void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
711                                 uint32_t val, bool trace);
712 };
713
714 struct intel_forcewake_range {
715         u32 start;
716         u32 end;
717
718         enum forcewake_domains domains;
719 };
720
721 struct intel_uncore {
722         spinlock_t lock; /** lock is also taken in irq contexts. */
723
724         const struct intel_forcewake_range *fw_domains_table;
725         unsigned int fw_domains_table_entries;
726
727         struct intel_uncore_funcs funcs;
728
729         unsigned fifo_count;
730
731         enum forcewake_domains fw_domains;
732         enum forcewake_domains fw_domains_active;
733
734         struct intel_uncore_forcewake_domain {
735                 struct drm_i915_private *i915;
736                 enum forcewake_domain_id id;
737                 enum forcewake_domains mask;
738                 unsigned wake_count;
739                 struct hrtimer timer;
740                 i915_reg_t reg_set;
741                 u32 val_set;
742                 u32 val_clear;
743                 i915_reg_t reg_ack;
744                 i915_reg_t reg_post;
745                 u32 val_reset;
746         } fw_domain[FW_DOMAIN_ID_COUNT];
747
748         int unclaimed_mmio_check;
749 };
750
751 /* Iterate over initialised fw domains */
752 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
753         for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
754              (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
755              (domain__)++) \
756                 for_each_if ((mask__) & (domain__)->mask)
757
758 #define for_each_fw_domain(domain__, dev_priv__) \
759         for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
760
761 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
762 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
763 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
764
765 struct intel_csr {
766         struct work_struct work;
767         const char *fw_path;
768         uint32_t *dmc_payload;
769         uint32_t dmc_fw_size;
770         uint32_t version;
771         uint32_t mmio_count;
772         i915_reg_t mmioaddr[8];
773         uint32_t mmiodata[8];
774         uint32_t dc_state;
775         uint32_t allowed_dc_mask;
776 };
777
778 #define DEV_INFO_FOR_EACH_FLAG(func) \
779         func(is_mobile); \
780         func(is_lp); \
781         func(is_alpha_support); \
782         /* Keep has_* in alphabetical order */ \
783         func(has_64bit_reloc); \
784         func(has_aliasing_ppgtt); \
785         func(has_csr); \
786         func(has_ddi); \
787         func(has_decoupled_mmio); \
788         func(has_dp_mst); \
789         func(has_fbc); \
790         func(has_fpga_dbg); \
791         func(has_full_ppgtt); \
792         func(has_full_48bit_ppgtt); \
793         func(has_gmbus_irq); \
794         func(has_gmch_display); \
795         func(has_guc); \
796         func(has_hotplug); \
797         func(has_hw_contexts); \
798         func(has_l3_dpf); \
799         func(has_llc); \
800         func(has_logical_ring_contexts); \
801         func(has_overlay); \
802         func(has_pipe_cxsr); \
803         func(has_pooled_eu); \
804         func(has_psr); \
805         func(has_rc6); \
806         func(has_rc6p); \
807         func(has_resource_streamer); \
808         func(has_runtime_pm); \
809         func(has_snoop); \
810         func(cursor_needs_physical); \
811         func(hws_needs_physical); \
812         func(overlay_needs_physical); \
813         func(supports_tv);
814
815 struct sseu_dev_info {
816         u8 slice_mask;
817         u8 subslice_mask;
818         u8 eu_total;
819         u8 eu_per_subslice;
820         u8 min_eu_in_pool;
821         /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
822         u8 subslice_7eu[3];
823         u8 has_slice_pg:1;
824         u8 has_subslice_pg:1;
825         u8 has_eu_pg:1;
826 };
827
828 static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
829 {
830         return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
831 }
832
833 /* Keep in gen based order, and chronological order within a gen */
834 enum intel_platform {
835         INTEL_PLATFORM_UNINITIALIZED = 0,
836         INTEL_I830,
837         INTEL_I845G,
838         INTEL_I85X,
839         INTEL_I865G,
840         INTEL_I915G,
841         INTEL_I915GM,
842         INTEL_I945G,
843         INTEL_I945GM,
844         INTEL_G33,
845         INTEL_PINEVIEW,
846         INTEL_I965G,
847         INTEL_I965GM,
848         INTEL_G45,
849         INTEL_GM45,
850         INTEL_IRONLAKE,
851         INTEL_SANDYBRIDGE,
852         INTEL_IVYBRIDGE,
853         INTEL_VALLEYVIEW,
854         INTEL_HASWELL,
855         INTEL_BROADWELL,
856         INTEL_CHERRYVIEW,
857         INTEL_SKYLAKE,
858         INTEL_BROXTON,
859         INTEL_KABYLAKE,
860         INTEL_GEMINILAKE,
861 };
862
863 struct intel_device_info {
864         u32 display_mmio_offset;
865         u16 device_id;
866         u8 num_pipes;
867         u8 num_sprites[I915_MAX_PIPES];
868         u8 num_scalers[I915_MAX_PIPES];
869         u8 gen;
870         u16 gen_mask;
871         enum intel_platform platform;
872         u8 ring_mask; /* Rings supported by the HW */
873         u8 num_rings;
874 #define DEFINE_FLAG(name) u8 name:1
875         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
876 #undef DEFINE_FLAG
877         u16 ddb_size; /* in blocks */
878         /* Register offsets for the various display pipes and transcoders */
879         int pipe_offsets[I915_MAX_TRANSCODERS];
880         int trans_offsets[I915_MAX_TRANSCODERS];
881         int palette_offsets[I915_MAX_PIPES];
882         int cursor_offsets[I915_MAX_PIPES];
883
884         /* Slice/subslice/EU info */
885         struct sseu_dev_info sseu;
886
887         struct color_luts {
888                 u16 degamma_lut_size;
889                 u16 gamma_lut_size;
890         } color;
891 };
892
893 struct intel_display_error_state;
894
895 struct drm_i915_error_state {
896         struct kref ref;
897         struct timeval time;
898         struct timeval boottime;
899         struct timeval uptime;
900
901         struct drm_i915_private *i915;
902
903         char error_msg[128];
904         bool simulated;
905         int iommu;
906         u32 reset_count;
907         u32 suspend_count;
908         struct intel_device_info device_info;
909         struct i915_params params;
910
911         /* Generic register state */
912         u32 eir;
913         u32 pgtbl_er;
914         u32 ier;
915         u32 gtier[4];
916         u32 ccid;
917         u32 derrmr;
918         u32 forcewake;
919         u32 error; /* gen6+ */
920         u32 err_int; /* gen7 */
921         u32 fault_data0; /* gen8, gen9 */
922         u32 fault_data1; /* gen8, gen9 */
923         u32 done_reg;
924         u32 gac_eco;
925         u32 gam_ecochk;
926         u32 gab_ctl;
927         u32 gfx_mode;
928
929         u64 fence[I915_MAX_NUM_FENCES];
930         struct intel_overlay_error_state *overlay;
931         struct intel_display_error_state *display;
932         struct drm_i915_error_object *semaphore;
933         struct drm_i915_error_object *guc_log;
934
935         struct drm_i915_error_engine {
936                 int engine_id;
937                 /* Software tracked state */
938                 bool waiting;
939                 int num_waiters;
940                 unsigned long hangcheck_timestamp;
941                 bool hangcheck_stalled;
942                 enum intel_engine_hangcheck_action hangcheck_action;
943                 struct i915_address_space *vm;
944                 int num_requests;
945
946                 /* position of active request inside the ring */
947                 u32 rq_head, rq_post, rq_tail;
948
949                 /* our own tracking of ring head and tail */
950                 u32 cpu_ring_head;
951                 u32 cpu_ring_tail;
952
953                 u32 last_seqno;
954
955                 /* Register state */
956                 u32 start;
957                 u32 tail;
958                 u32 head;
959                 u32 ctl;
960                 u32 mode;
961                 u32 hws;
962                 u32 ipeir;
963                 u32 ipehr;
964                 u32 bbstate;
965                 u32 instpm;
966                 u32 instps;
967                 u32 seqno;
968                 u64 bbaddr;
969                 u64 acthd;
970                 u32 fault_reg;
971                 u64 faddr;
972                 u32 rc_psmi; /* sleep state */
973                 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
974                 struct intel_instdone instdone;
975
976                 struct drm_i915_error_context {
977                         char comm[TASK_COMM_LEN];
978                         pid_t pid;
979                         u32 handle;
980                         u32 hw_id;
981                         int ban_score;
982                         int active;
983                         int guilty;
984                 } context;
985
986                 struct drm_i915_error_object {
987                         u64 gtt_offset;
988                         u64 gtt_size;
989                         int page_count;
990                         int unused;
991                         u32 *pages[0];
992                 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
993
994                 struct drm_i915_error_object *wa_ctx;
995
996                 struct drm_i915_error_request {
997                         long jiffies;
998                         pid_t pid;
999                         u32 context;
1000                         int ban_score;
1001                         u32 seqno;
1002                         u32 head;
1003                         u32 tail;
1004                 } *requests, execlist[2];
1005
1006                 struct drm_i915_error_waiter {
1007                         char comm[TASK_COMM_LEN];
1008                         pid_t pid;
1009                         u32 seqno;
1010                 } *waiters;
1011
1012                 struct {
1013                         u32 gfx_mode;
1014                         union {
1015                                 u64 pdp[4];
1016                                 u32 pp_dir_base;
1017                         };
1018                 } vm_info;
1019         } engine[I915_NUM_ENGINES];
1020
1021         struct drm_i915_error_buffer {
1022                 u32 size;
1023                 u32 name;
1024                 u32 rseqno[I915_NUM_ENGINES], wseqno;
1025                 u64 gtt_offset;
1026                 u32 read_domains;
1027                 u32 write_domain;
1028                 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1029                 u32 tiling:2;
1030                 u32 dirty:1;
1031                 u32 purgeable:1;
1032                 u32 userptr:1;
1033                 s32 engine:4;
1034                 u32 cache_level:3;
1035         } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1036         u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1037         struct i915_address_space *active_vm[I915_NUM_ENGINES];
1038 };
1039
1040 enum i915_cache_level {
1041         I915_CACHE_NONE = 0,
1042         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1043         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1044                               caches, eg sampler/render caches, and the
1045                               large Last-Level-Cache. LLC is coherent with
1046                               the CPU, but L3 is only visible to the GPU. */
1047         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1048 };
1049
1050 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1051
1052 enum fb_op_origin {
1053         ORIGIN_GTT,
1054         ORIGIN_CPU,
1055         ORIGIN_CS,
1056         ORIGIN_FLIP,
1057         ORIGIN_DIRTYFB,
1058 };
1059
1060 struct intel_fbc {
1061         /* This is always the inner lock when overlapping with struct_mutex and
1062          * it's the outer lock when overlapping with stolen_lock. */
1063         struct mutex lock;
1064         unsigned threshold;
1065         unsigned int possible_framebuffer_bits;
1066         unsigned int busy_bits;
1067         unsigned int visible_pipes_mask;
1068         struct intel_crtc *crtc;
1069
1070         struct drm_mm_node compressed_fb;
1071         struct drm_mm_node *compressed_llb;
1072
1073         bool false_color;
1074
1075         bool enabled;
1076         bool active;
1077
1078         bool underrun_detected;
1079         struct work_struct underrun_work;
1080
1081         struct intel_fbc_state_cache {
1082                 struct i915_vma *vma;
1083
1084                 struct {
1085                         unsigned int mode_flags;
1086                         uint32_t hsw_bdw_pixel_rate;
1087                 } crtc;
1088
1089                 struct {
1090                         unsigned int rotation;
1091                         int src_w;
1092                         int src_h;
1093                         bool visible;
1094                 } plane;
1095
1096                 struct {
1097                         const struct drm_format_info *format;
1098                         unsigned int stride;
1099                 } fb;
1100         } state_cache;
1101
1102         struct intel_fbc_reg_params {
1103                 struct i915_vma *vma;
1104
1105                 struct {
1106                         enum pipe pipe;
1107                         enum plane plane;
1108                         unsigned int fence_y_offset;
1109                 } crtc;
1110
1111                 struct {
1112                         const struct drm_format_info *format;
1113                         unsigned int stride;
1114                 } fb;
1115
1116                 int cfb_size;
1117         } params;
1118
1119         struct intel_fbc_work {
1120                 bool scheduled;
1121                 u32 scheduled_vblank;
1122                 struct work_struct work;
1123         } work;
1124
1125         const char *no_fbc_reason;
1126 };
1127
1128 /*
1129  * HIGH_RR is the highest eDP panel refresh rate read from EDID
1130  * LOW_RR is the lowest eDP panel refresh rate found from EDID
1131  * parsing for same resolution.
1132  */
1133 enum drrs_refresh_rate_type {
1134         DRRS_HIGH_RR,
1135         DRRS_LOW_RR,
1136         DRRS_MAX_RR, /* RR count */
1137 };
1138
1139 enum drrs_support_type {
1140         DRRS_NOT_SUPPORTED = 0,
1141         STATIC_DRRS_SUPPORT = 1,
1142         SEAMLESS_DRRS_SUPPORT = 2
1143 };
1144
1145 struct intel_dp;
1146 struct i915_drrs {
1147         struct mutex mutex;
1148         struct delayed_work work;
1149         struct intel_dp *dp;
1150         unsigned busy_frontbuffer_bits;
1151         enum drrs_refresh_rate_type refresh_rate_type;
1152         enum drrs_support_type type;
1153 };
1154
1155 struct i915_psr {
1156         struct mutex lock;
1157         bool sink_support;
1158         bool source_ok;
1159         struct intel_dp *enabled;
1160         bool active;
1161         struct delayed_work work;
1162         unsigned busy_frontbuffer_bits;
1163         bool psr2_support;
1164         bool aux_frame_sync;
1165         bool link_standby;
1166         bool y_cord_support;
1167         bool colorimetry_support;
1168         bool alpm;
1169 };
1170
1171 enum intel_pch {
1172         PCH_NONE = 0,   /* No PCH present */
1173         PCH_IBX,        /* Ibexpeak PCH */
1174         PCH_CPT,        /* Cougarpoint PCH */
1175         PCH_LPT,        /* Lynxpoint PCH */
1176         PCH_SPT,        /* Sunrisepoint PCH */
1177         PCH_KBP,        /* Kabypoint PCH */
1178         PCH_NOP,
1179 };
1180
1181 enum intel_sbi_destination {
1182         SBI_ICLK,
1183         SBI_MPHY,
1184 };
1185
1186 #define QUIRK_PIPEA_FORCE (1<<0)
1187 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1188 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1189 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1190 #define QUIRK_PIPEB_FORCE (1<<4)
1191 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1192
1193 struct intel_fbdev;
1194 struct intel_fbc_work;
1195
1196 struct intel_gmbus {
1197         struct i2c_adapter adapter;
1198 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1199         u32 force_bit;
1200         u32 reg0;
1201         i915_reg_t gpio_reg;
1202         struct i2c_algo_bit_data bit_algo;
1203         struct drm_i915_private *dev_priv;
1204 };
1205
1206 struct i915_suspend_saved_registers {
1207         u32 saveDSPARB;
1208         u32 saveFBC_CONTROL;
1209         u32 saveCACHE_MODE_0;
1210         u32 saveMI_ARB_STATE;
1211         u32 saveSWF0[16];
1212         u32 saveSWF1[16];
1213         u32 saveSWF3[3];
1214         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1215         u32 savePCH_PORT_HOTPLUG;
1216         u16 saveGCDGMBUS;
1217 };
1218
1219 struct vlv_s0ix_state {
1220         /* GAM */
1221         u32 wr_watermark;
1222         u32 gfx_prio_ctrl;
1223         u32 arb_mode;
1224         u32 gfx_pend_tlb0;
1225         u32 gfx_pend_tlb1;
1226         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1227         u32 media_max_req_count;
1228         u32 gfx_max_req_count;
1229         u32 render_hwsp;
1230         u32 ecochk;
1231         u32 bsd_hwsp;
1232         u32 blt_hwsp;
1233         u32 tlb_rd_addr;
1234
1235         /* MBC */
1236         u32 g3dctl;
1237         u32 gsckgctl;
1238         u32 mbctl;
1239
1240         /* GCP */
1241         u32 ucgctl1;
1242         u32 ucgctl3;
1243         u32 rcgctl1;
1244         u32 rcgctl2;
1245         u32 rstctl;
1246         u32 misccpctl;
1247
1248         /* GPM */
1249         u32 gfxpause;
1250         u32 rpdeuhwtc;
1251         u32 rpdeuc;
1252         u32 ecobus;
1253         u32 pwrdwnupctl;
1254         u32 rp_down_timeout;
1255         u32 rp_deucsw;
1256         u32 rcubmabdtmr;
1257         u32 rcedata;
1258         u32 spare2gh;
1259
1260         /* Display 1 CZ domain */
1261         u32 gt_imr;
1262         u32 gt_ier;
1263         u32 pm_imr;
1264         u32 pm_ier;
1265         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1266
1267         /* GT SA CZ domain */
1268         u32 tilectl;
1269         u32 gt_fifoctl;
1270         u32 gtlc_wake_ctrl;
1271         u32 gtlc_survive;
1272         u32 pmwgicz;
1273
1274         /* Display 2 CZ domain */
1275         u32 gu_ctl0;
1276         u32 gu_ctl1;
1277         u32 pcbr;
1278         u32 clock_gate_dis2;
1279 };
1280
1281 struct intel_rps_ei {
1282         u32 cz_clock;
1283         u32 render_c0;
1284         u32 media_c0;
1285 };
1286
1287 struct intel_gen6_power_mgmt {
1288         /*
1289          * work, interrupts_enabled and pm_iir are protected by
1290          * dev_priv->irq_lock
1291          */
1292         struct work_struct work;
1293         bool interrupts_enabled;
1294         u32 pm_iir;
1295
1296         /* PM interrupt bits that should never be masked */
1297         u32 pm_intr_keep;
1298
1299         /* Frequencies are stored in potentially platform dependent multiples.
1300          * In other words, *_freq needs to be multiplied by X to be interesting.
1301          * Soft limits are those which are used for the dynamic reclocking done
1302          * by the driver (raise frequencies under heavy loads, and lower for
1303          * lighter loads). Hard limits are those imposed by the hardware.
1304          *
1305          * A distinction is made for overclocking, which is never enabled by
1306          * default, and is considered to be above the hard limit if it's
1307          * possible at all.
1308          */
1309         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
1310         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
1311         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
1312         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
1313         u8 min_freq;            /* AKA RPn. Minimum frequency */
1314         u8 boost_freq;          /* Frequency to request when wait boosting */
1315         u8 idle_freq;           /* Frequency to request when we are idle */
1316         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
1317         u8 rp1_freq;            /* "less than" RP0 power/freqency */
1318         u8 rp0_freq;            /* Non-overclocked max frequency. */
1319         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
1320
1321         u8 up_threshold; /* Current %busy required to uplock */
1322         u8 down_threshold; /* Current %busy required to downclock */
1323
1324         int last_adj;
1325         enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1326
1327         spinlock_t client_lock;
1328         struct list_head clients;
1329         bool client_boost;
1330
1331         bool enabled;
1332         struct delayed_work autoenable_work;
1333         unsigned boosts;
1334
1335         /* manual wa residency calculations */
1336         struct intel_rps_ei up_ei, down_ei;
1337
1338         /*
1339          * Protects RPS/RC6 register access and PCU communication.
1340          * Must be taken after struct_mutex if nested. Note that
1341          * this lock may be held for long periods of time when
1342          * talking to hw - so only take it when talking to hw!
1343          */
1344         struct mutex hw_lock;
1345 };
1346
1347 /* defined intel_pm.c */
1348 extern spinlock_t mchdev_lock;
1349
1350 struct intel_ilk_power_mgmt {
1351         u8 cur_delay;
1352         u8 min_delay;
1353         u8 max_delay;
1354         u8 fmax;
1355         u8 fstart;
1356
1357         u64 last_count1;
1358         unsigned long last_time1;
1359         unsigned long chipset_power;
1360         u64 last_count2;
1361         u64 last_time2;
1362         unsigned long gfx_power;
1363         u8 corr;
1364
1365         int c_m;
1366         int r_t;
1367 };
1368
1369 struct drm_i915_private;
1370 struct i915_power_well;
1371
1372 struct i915_power_well_ops {
1373         /*
1374          * Synchronize the well's hw state to match the current sw state, for
1375          * example enable/disable it based on the current refcount. Called
1376          * during driver init and resume time, possibly after first calling
1377          * the enable/disable handlers.
1378          */
1379         void (*sync_hw)(struct drm_i915_private *dev_priv,
1380                         struct i915_power_well *power_well);
1381         /*
1382          * Enable the well and resources that depend on it (for example
1383          * interrupts located on the well). Called after the 0->1 refcount
1384          * transition.
1385          */
1386         void (*enable)(struct drm_i915_private *dev_priv,
1387                        struct i915_power_well *power_well);
1388         /*
1389          * Disable the well and resources that depend on it. Called after
1390          * the 1->0 refcount transition.
1391          */
1392         void (*disable)(struct drm_i915_private *dev_priv,
1393                         struct i915_power_well *power_well);
1394         /* Returns the hw enabled state. */
1395         bool (*is_enabled)(struct drm_i915_private *dev_priv,
1396                            struct i915_power_well *power_well);
1397 };
1398
1399 /* Power well structure for haswell */
1400 struct i915_power_well {
1401         const char *name;
1402         bool always_on;
1403         /* power well enable/disable usage count */
1404         int count;
1405         /* cached hw enabled state */
1406         bool hw_enabled;
1407         unsigned long domains;
1408         /* unique identifier for this power well */
1409         unsigned long id;
1410         /*
1411          * Arbitraty data associated with this power well. Platform and power
1412          * well specific.
1413          */
1414         unsigned long data;
1415         const struct i915_power_well_ops *ops;
1416 };
1417
1418 struct i915_power_domains {
1419         /*
1420          * Power wells needed for initialization at driver init and suspend
1421          * time are on. They are kept on until after the first modeset.
1422          */
1423         bool init_power_on;
1424         bool initializing;
1425         int power_well_count;
1426
1427         struct mutex lock;
1428         int domain_use_count[POWER_DOMAIN_NUM];
1429         struct i915_power_well *power_wells;
1430 };
1431
1432 #define MAX_L3_SLICES 2
1433 struct intel_l3_parity {
1434         u32 *remap_info[MAX_L3_SLICES];
1435         struct work_struct error_work;
1436         int which_slice;
1437 };
1438
1439 struct i915_gem_mm {
1440         /** Memory allocator for GTT stolen memory */
1441         struct drm_mm stolen;
1442         /** Protects the usage of the GTT stolen memory allocator. This is
1443          * always the inner lock when overlapping with struct_mutex. */
1444         struct mutex stolen_lock;
1445
1446         /** List of all objects in gtt_space. Used to restore gtt
1447          * mappings on resume */
1448         struct list_head bound_list;
1449         /**
1450          * List of objects which are not bound to the GTT (thus
1451          * are idle and not used by the GPU). These objects may or may
1452          * not actually have any pages attached.
1453          */
1454         struct list_head unbound_list;
1455
1456         /** List of all objects in gtt_space, currently mmaped by userspace.
1457          * All objects within this list must also be on bound_list.
1458          */
1459         struct list_head userfault_list;
1460
1461         /**
1462          * List of objects which are pending destruction.
1463          */
1464         struct llist_head free_list;
1465         struct work_struct free_work;
1466
1467         /** Usable portion of the GTT for GEM */
1468         dma_addr_t stolen_base; /* limited to low memory (32-bit) */
1469
1470         /** PPGTT used for aliasing the PPGTT with the GTT */
1471         struct i915_hw_ppgtt *aliasing_ppgtt;
1472
1473         struct notifier_block oom_notifier;
1474         struct notifier_block vmap_notifier;
1475         struct shrinker shrinker;
1476
1477         /** LRU list of objects with fence regs on them. */
1478         struct list_head fence_list;
1479
1480         /**
1481          * Are we in a non-interruptible section of code like
1482          * modesetting?
1483          */
1484         bool interruptible;
1485
1486         /* the indicator for dispatch video commands on two BSD rings */
1487         atomic_t bsd_engine_dispatch_index;
1488
1489         /** Bit 6 swizzling required for X tiling */
1490         uint32_t bit_6_swizzle_x;
1491         /** Bit 6 swizzling required for Y tiling */
1492         uint32_t bit_6_swizzle_y;
1493
1494         /* accounting, useful for userland debugging */
1495         spinlock_t object_stat_lock;
1496         u64 object_memory;
1497         u32 object_count;
1498 };
1499
1500 struct drm_i915_error_state_buf {
1501         struct drm_i915_private *i915;
1502         unsigned bytes;
1503         unsigned size;
1504         int err;
1505         u8 *buf;
1506         loff_t start;
1507         loff_t pos;
1508 };
1509
1510 struct i915_error_state_file_priv {
1511         struct drm_i915_private *i915;
1512         struct drm_i915_error_state *error;
1513 };
1514
1515 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1516 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1517
1518 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1519 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1520
1521 struct i915_gpu_error {
1522         /* For hangcheck timer */
1523 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1524 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1525
1526         struct delayed_work hangcheck_work;
1527
1528         /* For reset and error_state handling. */
1529         spinlock_t lock;
1530         /* Protected by the above dev->gpu_error.lock. */
1531         struct drm_i915_error_state *first_error;
1532
1533         unsigned long missed_irq_rings;
1534
1535         /**
1536          * State variable controlling the reset flow and count
1537          *
1538          * This is a counter which gets incremented when reset is triggered,
1539          *
1540          * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1541          * meaning that any waiters holding onto the struct_mutex should
1542          * relinquish the lock immediately in order for the reset to start.
1543          *
1544          * If reset is not completed succesfully, the I915_WEDGE bit is
1545          * set meaning that hardware is terminally sour and there is no
1546          * recovery. All waiters on the reset_queue will be woken when
1547          * that happens.
1548          *
1549          * This counter is used by the wait_seqno code to notice that reset
1550          * event happened and it needs to restart the entire ioctl (since most
1551          * likely the seqno it waited for won't ever signal anytime soon).
1552          *
1553          * This is important for lock-free wait paths, where no contended lock
1554          * naturally enforces the correct ordering between the bail-out of the
1555          * waiter and the gpu reset work code.
1556          */
1557         unsigned long reset_count;
1558
1559         unsigned long flags;
1560 #define I915_RESET_IN_PROGRESS  0
1561 #define I915_WEDGED             (BITS_PER_LONG - 1)
1562
1563         /**
1564          * Waitqueue to signal when a hang is detected. Used to for waiters
1565          * to release the struct_mutex for the reset to procede.
1566          */
1567         wait_queue_head_t wait_queue;
1568
1569         /**
1570          * Waitqueue to signal when the reset has completed. Used by clients
1571          * that wait for dev_priv->mm.wedged to settle.
1572          */
1573         wait_queue_head_t reset_queue;
1574
1575         /* For missed irq/seqno simulation. */
1576         unsigned long test_irq_rings;
1577 };
1578
1579 enum modeset_restore {
1580         MODESET_ON_LID_OPEN,
1581         MODESET_DONE,
1582         MODESET_SUSPENDED,
1583 };
1584
1585 #define DP_AUX_A 0x40
1586 #define DP_AUX_B 0x10
1587 #define DP_AUX_C 0x20
1588 #define DP_AUX_D 0x30
1589
1590 #define DDC_PIN_B  0x05
1591 #define DDC_PIN_C  0x04
1592 #define DDC_PIN_D  0x06
1593
1594 struct ddi_vbt_port_info {
1595         /*
1596          * This is an index in the HDMI/DVI DDI buffer translation table.
1597          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1598          * populate this field.
1599          */
1600 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1601         uint8_t hdmi_level_shift;
1602
1603         uint8_t supports_dvi:1;
1604         uint8_t supports_hdmi:1;
1605         uint8_t supports_dp:1;
1606         uint8_t supports_edp:1;
1607
1608         uint8_t alternate_aux_channel;
1609         uint8_t alternate_ddc_pin;
1610
1611         uint8_t dp_boost_level;
1612         uint8_t hdmi_boost_level;
1613 };
1614
1615 enum psr_lines_to_wait {
1616         PSR_0_LINES_TO_WAIT = 0,
1617         PSR_1_LINE_TO_WAIT,
1618         PSR_4_LINES_TO_WAIT,
1619         PSR_8_LINES_TO_WAIT
1620 };
1621
1622 struct intel_vbt_data {
1623         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1624         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1625
1626         /* Feature bits */
1627         unsigned int int_tv_support:1;
1628         unsigned int lvds_dither:1;
1629         unsigned int lvds_vbt:1;
1630         unsigned int int_crt_support:1;
1631         unsigned int lvds_use_ssc:1;
1632         unsigned int display_clock_mode:1;
1633         unsigned int fdi_rx_polarity_inverted:1;
1634         unsigned int panel_type:4;
1635         int lvds_ssc_freq;
1636         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1637
1638         enum drrs_support_type drrs_type;
1639
1640         struct {
1641                 int rate;
1642                 int lanes;
1643                 int preemphasis;
1644                 int vswing;
1645                 bool low_vswing;
1646                 bool initialized;
1647                 bool support;
1648                 int bpp;
1649                 struct edp_power_seq pps;
1650         } edp;
1651
1652         struct {
1653                 bool full_link;
1654                 bool require_aux_wakeup;
1655                 int idle_frames;
1656                 enum psr_lines_to_wait lines_to_wait;
1657                 int tp1_wakeup_time;
1658                 int tp2_tp3_wakeup_time;
1659         } psr;
1660
1661         struct {
1662                 u16 pwm_freq_hz;
1663                 bool present;
1664                 bool active_low_pwm;
1665                 u8 min_brightness;      /* min_brightness/255 of max */
1666                 u8 controller;          /* brightness controller number */
1667                 enum intel_backlight_type type;
1668         } backlight;
1669
1670         /* MIPI DSI */
1671         struct {
1672                 u16 panel_id;
1673                 struct mipi_config *config;
1674                 struct mipi_pps_data *pps;
1675                 u8 seq_version;
1676                 u32 size;
1677                 u8 *data;
1678                 const u8 *sequence[MIPI_SEQ_MAX];
1679         } dsi;
1680
1681         int crt_ddc_pin;
1682
1683         int child_dev_num;
1684         union child_device_config *child_dev;
1685
1686         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1687         struct sdvo_device_mapping sdvo_mappings[2];
1688 };
1689
1690 enum intel_ddb_partitioning {
1691         INTEL_DDB_PART_1_2,
1692         INTEL_DDB_PART_5_6, /* IVB+ */
1693 };
1694
1695 struct intel_wm_level {
1696         bool enable;
1697         uint32_t pri_val;
1698         uint32_t spr_val;
1699         uint32_t cur_val;
1700         uint32_t fbc_val;
1701 };
1702
1703 struct ilk_wm_values {
1704         uint32_t wm_pipe[3];
1705         uint32_t wm_lp[3];
1706         uint32_t wm_lp_spr[3];
1707         uint32_t wm_linetime[3];
1708         bool enable_fbc_wm;
1709         enum intel_ddb_partitioning partitioning;
1710 };
1711
1712 struct vlv_pipe_wm {
1713         uint16_t plane[I915_MAX_PLANES];
1714 };
1715
1716 struct vlv_sr_wm {
1717         uint16_t plane;
1718         uint16_t cursor;
1719 };
1720
1721 struct vlv_wm_ddl_values {
1722         uint8_t plane[I915_MAX_PLANES];
1723 };
1724
1725 struct vlv_wm_values {
1726         struct vlv_pipe_wm pipe[3];
1727         struct vlv_sr_wm sr;
1728         struct vlv_wm_ddl_values ddl[3];
1729         uint8_t level;
1730         bool cxsr;
1731 };
1732
1733 struct skl_ddb_entry {
1734         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1735 };
1736
1737 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1738 {
1739         return entry->end - entry->start;
1740 }
1741
1742 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1743                                        const struct skl_ddb_entry *e2)
1744 {
1745         if (e1->start == e2->start && e1->end == e2->end)
1746                 return true;
1747
1748         return false;
1749 }
1750
1751 struct skl_ddb_allocation {
1752         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1753         struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1754 };
1755
1756 struct skl_wm_values {
1757         unsigned dirty_pipes;
1758         struct skl_ddb_allocation ddb;
1759 };
1760
1761 struct skl_wm_level {
1762         bool plane_en;
1763         uint16_t plane_res_b;
1764         uint8_t plane_res_l;
1765 };
1766
1767 /*
1768  * This struct helps tracking the state needed for runtime PM, which puts the
1769  * device in PCI D3 state. Notice that when this happens, nothing on the
1770  * graphics device works, even register access, so we don't get interrupts nor
1771  * anything else.
1772  *
1773  * Every piece of our code that needs to actually touch the hardware needs to
1774  * either call intel_runtime_pm_get or call intel_display_power_get with the
1775  * appropriate power domain.
1776  *
1777  * Our driver uses the autosuspend delay feature, which means we'll only really
1778  * suspend if we stay with zero refcount for a certain amount of time. The
1779  * default value is currently very conservative (see intel_runtime_pm_enable), but
1780  * it can be changed with the standard runtime PM files from sysfs.
1781  *
1782  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1783  * goes back to false exactly before we reenable the IRQs. We use this variable
1784  * to check if someone is trying to enable/disable IRQs while they're supposed
1785  * to be disabled. This shouldn't happen and we'll print some error messages in
1786  * case it happens.
1787  *
1788  * For more, read the Documentation/power/runtime_pm.txt.
1789  */
1790 struct i915_runtime_pm {
1791         atomic_t wakeref_count;
1792         bool suspended;
1793         bool irqs_enabled;
1794 };
1795
1796 enum intel_pipe_crc_source {
1797         INTEL_PIPE_CRC_SOURCE_NONE,
1798         INTEL_PIPE_CRC_SOURCE_PLANE1,
1799         INTEL_PIPE_CRC_SOURCE_PLANE2,
1800         INTEL_PIPE_CRC_SOURCE_PF,
1801         INTEL_PIPE_CRC_SOURCE_PIPE,
1802         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1803         INTEL_PIPE_CRC_SOURCE_TV,
1804         INTEL_PIPE_CRC_SOURCE_DP_B,
1805         INTEL_PIPE_CRC_SOURCE_DP_C,
1806         INTEL_PIPE_CRC_SOURCE_DP_D,
1807         INTEL_PIPE_CRC_SOURCE_AUTO,
1808         INTEL_PIPE_CRC_SOURCE_MAX,
1809 };
1810
1811 struct intel_pipe_crc_entry {
1812         uint32_t frame;
1813         uint32_t crc[5];
1814 };
1815
1816 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1817 struct intel_pipe_crc {
1818         spinlock_t lock;
1819         bool opened;            /* exclusive access to the result file */
1820         struct intel_pipe_crc_entry *entries;
1821         enum intel_pipe_crc_source source;
1822         int head, tail;
1823         wait_queue_head_t wq;
1824         int skipped;
1825 };
1826
1827 struct i915_frontbuffer_tracking {
1828         spinlock_t lock;
1829
1830         /*
1831          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1832          * scheduled flips.
1833          */
1834         unsigned busy_bits;
1835         unsigned flip_bits;
1836 };
1837
1838 struct i915_wa_reg {
1839         i915_reg_t addr;
1840         u32 value;
1841         /* bitmask representing WA bits */
1842         u32 mask;
1843 };
1844
1845 /*
1846  * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1847  * allowing it for RCS as we don't foresee any requirement of having
1848  * a whitelist for other engines. When it is really required for
1849  * other engines then the limit need to be increased.
1850  */
1851 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1852
1853 struct i915_workarounds {
1854         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1855         u32 count;
1856         u32 hw_whitelist_count[I915_NUM_ENGINES];
1857 };
1858
1859 struct i915_virtual_gpu {
1860         bool active;
1861 };
1862
1863 /* used in computing the new watermarks state */
1864 struct intel_wm_config {
1865         unsigned int num_pipes_active;
1866         bool sprites_enabled;
1867         bool sprites_scaled;
1868 };
1869
1870 struct i915_oa_format {
1871         u32 format;
1872         int size;
1873 };
1874
1875 struct i915_oa_reg {
1876         i915_reg_t addr;
1877         u32 value;
1878 };
1879
1880 struct i915_perf_stream;
1881
1882 /**
1883  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1884  */
1885 struct i915_perf_stream_ops {
1886         /**
1887          * @enable: Enables the collection of HW samples, either in response to
1888          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1889          * without `I915_PERF_FLAG_DISABLED`.
1890          */
1891         void (*enable)(struct i915_perf_stream *stream);
1892
1893         /**
1894          * @disable: Disables the collection of HW samples, either in response
1895          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1896          * the stream.
1897          */
1898         void (*disable)(struct i915_perf_stream *stream);
1899
1900         /**
1901          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1902          * once there is something ready to read() for the stream
1903          */
1904         void (*poll_wait)(struct i915_perf_stream *stream,
1905                           struct file *file,
1906                           poll_table *wait);
1907
1908         /**
1909          * @wait_unlocked: For handling a blocking read, wait until there is
1910          * something to ready to read() for the stream. E.g. wait on the same
1911          * wait queue that would be passed to poll_wait().
1912          */
1913         int (*wait_unlocked)(struct i915_perf_stream *stream);
1914
1915         /**
1916          * @read: Copy buffered metrics as records to userspace
1917          * **buf**: the userspace, destination buffer
1918          * **count**: the number of bytes to copy, requested by userspace
1919          * **offset**: zero at the start of the read, updated as the read
1920          * proceeds, it represents how many bytes have been copied so far and
1921          * the buffer offset for copying the next record.
1922          *
1923          * Copy as many buffered i915 perf samples and records for this stream
1924          * to userspace as will fit in the given buffer.
1925          *
1926          * Only write complete records; returning -%ENOSPC if there isn't room
1927          * for a complete record.
1928          *
1929          * Return any error condition that results in a short read such as
1930          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1931          * returning to userspace.
1932          */
1933         int (*read)(struct i915_perf_stream *stream,
1934                     char __user *buf,
1935                     size_t count,
1936                     size_t *offset);
1937
1938         /**
1939          * @destroy: Cleanup any stream specific resources.
1940          *
1941          * The stream will always be disabled before this is called.
1942          */
1943         void (*destroy)(struct i915_perf_stream *stream);
1944 };
1945
1946 /**
1947  * struct i915_perf_stream - state for a single open stream FD
1948  */
1949 struct i915_perf_stream {
1950         /**
1951          * @dev_priv: i915 drm device
1952          */
1953         struct drm_i915_private *dev_priv;
1954
1955         /**
1956          * @link: Links the stream into ``&drm_i915_private->streams``
1957          */
1958         struct list_head link;
1959
1960         /**
1961          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1962          * properties given when opening a stream, representing the contents
1963          * of a single sample as read() by userspace.
1964          */
1965         u32 sample_flags;
1966
1967         /**
1968          * @sample_size: Considering the configured contents of a sample
1969          * combined with the required header size, this is the total size
1970          * of a single sample record.
1971          */
1972         int sample_size;
1973
1974         /**
1975          * @ctx: %NULL if measuring system-wide across all contexts or a
1976          * specific context that is being monitored.
1977          */
1978         struct i915_gem_context *ctx;
1979
1980         /**
1981          * @enabled: Whether the stream is currently enabled, considering
1982          * whether the stream was opened in a disabled state and based
1983          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1984          */
1985         bool enabled;
1986
1987         /**
1988          * @ops: The callbacks providing the implementation of this specific
1989          * type of configured stream.
1990          */
1991         const struct i915_perf_stream_ops *ops;
1992 };
1993
1994 /**
1995  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1996  */
1997 struct i915_oa_ops {
1998         /**
1999          * @init_oa_buffer: Resets the head and tail pointers of the
2000          * circular buffer for periodic OA reports.
2001          *
2002          * Called when first opening a stream for OA metrics, but also may be
2003          * called in response to an OA buffer overflow or other error
2004          * condition.
2005          *
2006          * Note it may be necessary to clear the full OA buffer here as part of
2007          * maintaining the invariable that new reports must be written to
2008          * zeroed memory for us to be able to reliable detect if an expected
2009          * report has not yet landed in memory.  (At least on Haswell the OA
2010          * buffer tail pointer is not synchronized with reports being visible
2011          * to the CPU)
2012          */
2013         void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2014
2015         /**
2016          * @enable_metric_set: Applies any MUX configuration to set up the
2017          * Boolean and Custom (B/C) counters that are part of the counter
2018          * reports being sampled. May apply system constraints such as
2019          * disabling EU clock gating as required.
2020          */
2021         int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2022
2023         /**
2024          * @disable_metric_set: Remove system constraints associated with using
2025          * the OA unit.
2026          */
2027         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2028
2029         /**
2030          * @oa_enable: Enable periodic sampling
2031          */
2032         void (*oa_enable)(struct drm_i915_private *dev_priv);
2033
2034         /**
2035          * @oa_disable: Disable periodic sampling
2036          */
2037         void (*oa_disable)(struct drm_i915_private *dev_priv);
2038
2039         /**
2040          * @read: Copy data from the circular OA buffer into a given userspace
2041          * buffer.
2042          */
2043         int (*read)(struct i915_perf_stream *stream,
2044                     char __user *buf,
2045                     size_t count,
2046                     size_t *offset);
2047
2048         /**
2049          * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2050          *
2051          * This is either called via fops or the poll check hrtimer (atomic
2052          * ctx) without any locks taken.
2053          *
2054          * It's safe to read OA config state here unlocked, assuming that this
2055          * is only called while the stream is enabled, while the global OA
2056          * configuration can't be modified.
2057          *
2058          * Efficiency is more important than avoiding some false positives
2059          * here, which will be handled gracefully - likely resulting in an
2060          * %EAGAIN error for userspace.
2061          */
2062         bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
2063 };
2064
2065 struct intel_cdclk_state {
2066         unsigned int cdclk, vco, ref;
2067 };
2068
2069 struct drm_i915_private {
2070         struct drm_device drm;
2071
2072         struct kmem_cache *objects;
2073         struct kmem_cache *vmas;
2074         struct kmem_cache *requests;
2075         struct kmem_cache *dependencies;
2076
2077         const struct intel_device_info info;
2078
2079         int relative_constants_mode;
2080
2081         void __iomem *regs;
2082
2083         struct intel_uncore uncore;
2084
2085         struct i915_virtual_gpu vgpu;
2086
2087         struct intel_gvt *gvt;
2088
2089         struct intel_huc huc;
2090         struct intel_guc guc;
2091
2092         struct intel_csr csr;
2093
2094         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2095
2096         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2097          * controller on different i2c buses. */
2098         struct mutex gmbus_mutex;
2099
2100         /**
2101          * Base address of the gmbus and gpio block.
2102          */
2103         uint32_t gpio_mmio_base;
2104
2105         /* MMIO base address for MIPI regs */
2106         uint32_t mipi_mmio_base;
2107
2108         uint32_t psr_mmio_base;
2109
2110         uint32_t pps_mmio_base;
2111
2112         wait_queue_head_t gmbus_wait_queue;
2113
2114         struct pci_dev *bridge_dev;
2115         struct i915_gem_context *kernel_context;
2116         struct intel_engine_cs *engine[I915_NUM_ENGINES];
2117         struct i915_vma *semaphore;
2118
2119         struct drm_dma_handle *status_page_dmah;
2120         struct resource mch_res;
2121
2122         /* protects the irq masks */
2123         spinlock_t irq_lock;
2124
2125         /* protects the mmio flip data */
2126         spinlock_t mmio_flip_lock;
2127
2128         bool display_irqs_enabled;
2129
2130         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2131         struct pm_qos_request pm_qos;
2132
2133         /* Sideband mailbox protection */
2134         struct mutex sb_lock;
2135
2136         /** Cached value of IMR to avoid reads in updating the bitfield */
2137         union {
2138                 u32 irq_mask;
2139                 u32 de_irq_mask[I915_MAX_PIPES];
2140         };
2141         u32 gt_irq_mask;
2142         u32 pm_imr;
2143         u32 pm_ier;
2144         u32 pm_rps_events;
2145         u32 pm_guc_events;
2146         u32 pipestat_irq_mask[I915_MAX_PIPES];
2147
2148         struct i915_hotplug hotplug;
2149         struct intel_fbc fbc;
2150         struct i915_drrs drrs;
2151         struct intel_opregion opregion;
2152         struct intel_vbt_data vbt;
2153
2154         bool preserve_bios_swizzle;
2155
2156         /* overlay */
2157         struct intel_overlay *overlay;
2158
2159         /* backlight registers and fields in struct intel_panel */
2160         struct mutex backlight_lock;
2161
2162         /* LVDS info */
2163         bool no_aux_handshake;
2164
2165         /* protects panel power sequencer state */
2166         struct mutex pps_mutex;
2167
2168         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
2169         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2170
2171         unsigned int fsb_freq, mem_freq, is_ddr3;
2172         unsigned int skl_preferred_vco_freq;
2173         unsigned int max_cdclk_freq;
2174
2175         unsigned int max_dotclk_freq;
2176         unsigned int rawclk_freq;
2177         unsigned int hpll_freq;
2178         unsigned int czclk_freq;
2179
2180         struct {
2181                 /*
2182                  * The current logical cdclk state.
2183                  * See intel_atomic_state.cdclk.logical
2184                  *
2185                  * For reading holding any crtc lock is sufficient,
2186                  * for writing must hold all of them.
2187                  */
2188                 struct intel_cdclk_state logical;
2189                 /*
2190                  * The current actual cdclk state.
2191                  * See intel_atomic_state.cdclk.actual
2192                  */
2193                 struct intel_cdclk_state actual;
2194                 /* The current hardware cdclk state */
2195                 struct intel_cdclk_state hw;
2196         } cdclk;
2197
2198         /**
2199          * wq - Driver workqueue for GEM.
2200          *
2201          * NOTE: Work items scheduled here are not allowed to grab any modeset
2202          * locks, for otherwise the flushing done in the pageflip code will
2203          * result in deadlocks.
2204          */
2205         struct workqueue_struct *wq;
2206
2207         /* Display functions */
2208         struct drm_i915_display_funcs display;
2209
2210         /* PCH chipset type */
2211         enum intel_pch pch_type;
2212         unsigned short pch_id;
2213
2214         unsigned long quirks;
2215
2216         enum modeset_restore modeset_restore;
2217         struct mutex modeset_restore_lock;
2218         struct drm_atomic_state *modeset_restore_state;
2219         struct drm_modeset_acquire_ctx reset_ctx;
2220
2221         struct list_head vm_list; /* Global list of all address spaces */
2222         struct i915_ggtt ggtt; /* VM representing the global address space */
2223
2224         struct i915_gem_mm mm;
2225         DECLARE_HASHTABLE(mm_structs, 7);
2226         struct mutex mm_lock;
2227
2228         /* The hw wants to have a stable context identifier for the lifetime
2229          * of the context (for OA, PASID, faults, etc). This is limited
2230          * in execlists to 21 bits.
2231          */
2232         struct ida context_hw_ida;
2233 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2234
2235         /* Kernel Modesetting */
2236
2237         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2238         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2239         wait_queue_head_t pending_flip_queue;
2240
2241 #ifdef CONFIG_DEBUG_FS
2242         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2243 #endif
2244
2245         /* dpll and cdclk state is protected by connection_mutex */
2246         int num_shared_dpll;
2247         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2248         const struct intel_dpll_mgr *dpll_mgr;
2249
2250         /*
2251          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2252          * Must be global rather than per dpll, because on some platforms
2253          * plls share registers.
2254          */
2255         struct mutex dpll_lock;
2256
2257         unsigned int active_crtcs;
2258         unsigned int min_pixclk[I915_MAX_PIPES];
2259
2260         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2261
2262         struct i915_workarounds workarounds;
2263
2264         struct i915_frontbuffer_tracking fb_tracking;
2265
2266         struct intel_atomic_helper {
2267                 struct llist_head free_list;
2268                 struct work_struct free_work;
2269         } atomic_helper;
2270
2271         u16 orig_clock;
2272
2273         bool mchbar_need_disable;
2274
2275         struct intel_l3_parity l3_parity;
2276
2277         /* Cannot be determined by PCIID. You must always read a register. */
2278         u32 edram_cap;
2279
2280         /* gen6+ rps state */
2281         struct intel_gen6_power_mgmt rps;
2282
2283         /* ilk-only ips/rps state. Everything in here is protected by the global
2284          * mchdev_lock in intel_pm.c */
2285         struct intel_ilk_power_mgmt ips;
2286
2287         struct i915_power_domains power_domains;
2288
2289         struct i915_psr psr;
2290
2291         struct i915_gpu_error gpu_error;
2292
2293         struct drm_i915_gem_object *vlv_pctx;
2294
2295 #ifdef CONFIG_DRM_FBDEV_EMULATION
2296         /* list of fbdev register on this device */
2297         struct intel_fbdev *fbdev;
2298         struct work_struct fbdev_suspend_work;
2299 #endif
2300
2301         struct drm_property *broadcast_rgb_property;
2302         struct drm_property *force_audio_property;
2303
2304         /* hda/i915 audio component */
2305         struct i915_audio_component *audio_component;
2306         bool audio_component_registered;
2307         /**
2308          * av_mutex - mutex for audio/video sync
2309          *
2310          */
2311         struct mutex av_mutex;
2312
2313         uint32_t hw_context_size;
2314         struct list_head context_list;
2315
2316         u32 fdi_rx_config;
2317
2318         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2319         u32 chv_phy_control;
2320         /*
2321          * Shadows for CHV DPLL_MD regs to keep the state
2322          * checker somewhat working in the presence hardware
2323          * crappiness (can't read out DPLL_MD for pipes B & C).
2324          */
2325         u32 chv_dpll_md[I915_MAX_PIPES];
2326         u32 bxt_phy_grc;
2327
2328         u32 suspend_count;
2329         bool suspended_to_idle;
2330         struct i915_suspend_saved_registers regfile;
2331         struct vlv_s0ix_state vlv_s0ix_state;
2332
2333         enum {
2334                 I915_SAGV_UNKNOWN = 0,
2335                 I915_SAGV_DISABLED,
2336                 I915_SAGV_ENABLED,
2337                 I915_SAGV_NOT_CONTROLLED
2338         } sagv_status;
2339
2340         struct {
2341                 /* protects DSPARB registers on pre-g4x/vlv/chv */
2342                 spinlock_t dsparb_lock;
2343
2344                 /*
2345                  * Raw watermark latency values:
2346                  * in 0.1us units for WM0,
2347                  * in 0.5us units for WM1+.
2348                  */
2349                 /* primary */
2350                 uint16_t pri_latency[5];
2351                 /* sprite */
2352                 uint16_t spr_latency[5];
2353                 /* cursor */
2354                 uint16_t cur_latency[5];
2355                 /*
2356                  * Raw watermark memory latency values
2357                  * for SKL for all 8 levels
2358                  * in 1us units.
2359                  */
2360                 uint16_t skl_latency[8];
2361
2362                 /* current hardware state */
2363                 union {
2364                         struct ilk_wm_values hw;
2365                         struct skl_wm_values skl_hw;
2366                         struct vlv_wm_values vlv;
2367                 };
2368
2369                 uint8_t max_level;
2370
2371                 /*
2372                  * Should be held around atomic WM register writing; also
2373                  * protects * intel_crtc->wm.active and
2374                  * cstate->wm.need_postvbl_update.
2375                  */
2376                 struct mutex wm_mutex;
2377
2378                 /*
2379                  * Set during HW readout of watermarks/DDB.  Some platforms
2380                  * need to know when we're still using BIOS-provided values
2381                  * (which we don't fully trust).
2382                  */
2383                 bool distrust_bios_wm;
2384         } wm;
2385
2386         struct i915_runtime_pm pm;
2387
2388         struct {
2389                 bool initialized;
2390
2391                 struct kobject *metrics_kobj;
2392                 struct ctl_table_header *sysctl_header;
2393
2394                 struct mutex lock;
2395                 struct list_head streams;
2396
2397                 spinlock_t hook_lock;
2398
2399                 struct {
2400                         struct i915_perf_stream *exclusive_stream;
2401
2402                         u32 specific_ctx_id;
2403
2404                         struct hrtimer poll_check_timer;
2405                         wait_queue_head_t poll_wq;
2406                         bool pollin;
2407
2408                         bool periodic;
2409                         int period_exponent;
2410                         int timestamp_frequency;
2411
2412                         int tail_margin;
2413
2414                         int metrics_set;
2415
2416                         const struct i915_oa_reg *mux_regs;
2417                         int mux_regs_len;
2418                         const struct i915_oa_reg *b_counter_regs;
2419                         int b_counter_regs_len;
2420
2421                         struct {
2422                                 struct i915_vma *vma;
2423                                 u8 *vaddr;
2424                                 int format;
2425                                 int format_size;
2426                         } oa_buffer;
2427
2428                         u32 gen7_latched_oastatus1;
2429
2430                         struct i915_oa_ops ops;
2431                         const struct i915_oa_format *oa_formats;
2432                         int n_builtin_sets;
2433                 } oa;
2434         } perf;
2435
2436         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2437         struct {
2438                 void (*resume)(struct drm_i915_private *);
2439                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2440
2441                 struct list_head timelines;
2442                 struct i915_gem_timeline global_timeline;
2443                 u32 active_requests;
2444
2445                 /**
2446                  * Is the GPU currently considered idle, or busy executing
2447                  * userspace requests? Whilst idle, we allow runtime power
2448                  * management to power down the hardware and display clocks.
2449                  * In order to reduce the effect on performance, there
2450                  * is a slight delay before we do so.
2451                  */
2452                 bool awake;
2453
2454                 /**
2455                  * We leave the user IRQ off as much as possible,
2456                  * but this means that requests will finish and never
2457                  * be retired once the system goes idle. Set a timer to
2458                  * fire periodically while the ring is running. When it
2459                  * fires, go retire requests.
2460                  */
2461                 struct delayed_work retire_work;
2462
2463                 /**
2464                  * When we detect an idle GPU, we want to turn on
2465                  * powersaving features. So once we see that there
2466                  * are no more requests outstanding and no more
2467                  * arrive within a small period of time, we fire
2468                  * off the idle_work.
2469                  */
2470                 struct delayed_work idle_work;
2471
2472                 ktime_t last_init_time;
2473         } gt;
2474
2475         /* perform PHY state sanity checks? */
2476         bool chv_phy_assert[2];
2477
2478         bool ipc_enabled;
2479
2480         /* Used to save the pipe-to-encoder mapping for audio */
2481         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2482
2483         /*
2484          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2485          * will be rejected. Instead look for a better place.
2486          */
2487 };
2488
2489 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2490 {
2491         return container_of(dev, struct drm_i915_private, drm);
2492 }
2493
2494 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2495 {
2496         return to_i915(dev_get_drvdata(kdev));
2497 }
2498
2499 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2500 {
2501         return container_of(guc, struct drm_i915_private, guc);
2502 }
2503
2504 /* Simple iterator over all initialised engines */
2505 #define for_each_engine(engine__, dev_priv__, id__) \
2506         for ((id__) = 0; \
2507              (id__) < I915_NUM_ENGINES; \
2508              (id__)++) \
2509                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2510
2511 #define __mask_next_bit(mask) ({                                        \
2512         int __idx = ffs(mask) - 1;                                      \
2513         mask &= ~BIT(__idx);                                            \
2514         __idx;                                                          \
2515 })
2516
2517 /* Iterator over subset of engines selected by mask */
2518 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2519         for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;        \
2520              tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2521
2522 enum hdmi_force_audio {
2523         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2524         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2525         HDMI_AUDIO_AUTO,                /* trust EDID */
2526         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2527 };
2528
2529 #define I915_GTT_OFFSET_NONE ((u32)-1)
2530
2531 /*
2532  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2533  * considered to be the frontbuffer for the given plane interface-wise. This
2534  * doesn't mean that the hw necessarily already scans it out, but that any
2535  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2536  *
2537  * We have one bit per pipe and per scanout plane type.
2538  */
2539 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2540 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2541 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2542         (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2543 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2544         (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2545 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2546         (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2547 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2548         (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2549 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2550         (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2551
2552 /*
2553  * Optimised SGL iterator for GEM objects
2554  */
2555 static __always_inline struct sgt_iter {
2556         struct scatterlist *sgp;
2557         union {
2558                 unsigned long pfn;
2559                 dma_addr_t dma;
2560         };
2561         unsigned int curr;
2562         unsigned int max;
2563 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2564         struct sgt_iter s = { .sgp = sgl };
2565
2566         if (s.sgp) {
2567                 s.max = s.curr = s.sgp->offset;
2568                 s.max += s.sgp->length;
2569                 if (dma)
2570                         s.dma = sg_dma_address(s.sgp);
2571                 else
2572                         s.pfn = page_to_pfn(sg_page(s.sgp));
2573         }
2574
2575         return s;
2576 }
2577
2578 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2579 {
2580         ++sg;
2581         if (unlikely(sg_is_chain(sg)))
2582                 sg = sg_chain_ptr(sg);
2583         return sg;
2584 }
2585
2586 /**
2587  * __sg_next - return the next scatterlist entry in a list
2588  * @sg:         The current sg entry
2589  *
2590  * Description:
2591  *   If the entry is the last, return NULL; otherwise, step to the next
2592  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2593  *   otherwise just return the pointer to the current element.
2594  **/
2595 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2596 {
2597 #ifdef CONFIG_DEBUG_SG
2598         BUG_ON(sg->sg_magic != SG_MAGIC);
2599 #endif
2600         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2601 }
2602
2603 /**
2604  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2605  * @__dmap:     DMA address (output)
2606  * @__iter:     'struct sgt_iter' (iterator state, internal)
2607  * @__sgt:      sg_table to iterate over (input)
2608  */
2609 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2610         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2611              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2612              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2613              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2614
2615 /**
2616  * for_each_sgt_page - iterate over the pages of the given sg_table
2617  * @__pp:       page pointer (output)
2618  * @__iter:     'struct sgt_iter' (iterator state, internal)
2619  * @__sgt:      sg_table to iterate over (input)
2620  */
2621 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2622         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2623              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2624               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2625              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2626              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2627
2628 static inline const struct intel_device_info *
2629 intel_info(const struct drm_i915_private *dev_priv)
2630 {
2631         return &dev_priv->info;
2632 }
2633
2634 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2635
2636 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2637 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2638
2639 #define REVID_FOREVER           0xff
2640 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2641
2642 #define GEN_FOREVER (0)
2643 /*
2644  * Returns true if Gen is in inclusive range [Start, End].
2645  *
2646  * Use GEN_FOREVER for unbound start and or end.
2647  */
2648 #define IS_GEN(dev_priv, s, e) ({ \
2649         unsigned int __s = (s), __e = (e); \
2650         BUILD_BUG_ON(!__builtin_constant_p(s)); \
2651         BUILD_BUG_ON(!__builtin_constant_p(e)); \
2652         if ((__s) != GEN_FOREVER) \
2653                 __s = (s) - 1; \
2654         if ((__e) == GEN_FOREVER) \
2655                 __e = BITS_PER_LONG - 1; \
2656         else \
2657                 __e = (e) - 1; \
2658         !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2659 })
2660
2661 /*
2662  * Return true if revision is in range [since,until] inclusive.
2663  *
2664  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2665  */
2666 #define IS_REVID(p, since, until) \
2667         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2668
2669 #define IS_I830(dev_priv)       ((dev_priv)->info.platform == INTEL_I830)
2670 #define IS_I845G(dev_priv)      ((dev_priv)->info.platform == INTEL_I845G)
2671 #define IS_I85X(dev_priv)       ((dev_priv)->info.platform == INTEL_I85X)
2672 #define IS_I865G(dev_priv)      ((dev_priv)->info.platform == INTEL_I865G)
2673 #define IS_I915G(dev_priv)      ((dev_priv)->info.platform == INTEL_I915G)
2674 #define IS_I915GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I915GM)
2675 #define IS_I945G(dev_priv)      ((dev_priv)->info.platform == INTEL_I945G)
2676 #define IS_I945GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I945GM)
2677 #define IS_I965G(dev_priv)      ((dev_priv)->info.platform == INTEL_I965G)
2678 #define IS_I965GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I965GM)
2679 #define IS_G45(dev_priv)        ((dev_priv)->info.platform == INTEL_G45)
2680 #define IS_GM45(dev_priv)       ((dev_priv)->info.platform == INTEL_GM45)
2681 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2682 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2683 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2684 #define IS_PINEVIEW(dev_priv)   ((dev_priv)->info.platform == INTEL_PINEVIEW)
2685 #define IS_G33(dev_priv)        ((dev_priv)->info.platform == INTEL_G33)
2686 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2687 #define IS_IVYBRIDGE(dev_priv)  ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2688 #define IS_IVB_GT1(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0156 || \
2689                                  INTEL_DEVID(dev_priv) == 0x0152 || \
2690                                  INTEL_DEVID(dev_priv) == 0x015a)
2691 #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2692 #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2693 #define IS_HASWELL(dev_priv)    ((dev_priv)->info.platform == INTEL_HASWELL)
2694 #define IS_BROADWELL(dev_priv)  ((dev_priv)->info.platform == INTEL_BROADWELL)
2695 #define IS_SKYLAKE(dev_priv)    ((dev_priv)->info.platform == INTEL_SKYLAKE)
2696 #define IS_BROXTON(dev_priv)    ((dev_priv)->info.platform == INTEL_BROXTON)
2697 #define IS_KABYLAKE(dev_priv)   ((dev_priv)->info.platform == INTEL_KABYLAKE)
2698 #define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
2699 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2700 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2701                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2702 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2703                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2704                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2705                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2706 /* ULX machines are also considered ULT. */
2707 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2708                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2709 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2710                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2711 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2712                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2713 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2714                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2715 /* ULX machines are also considered ULT. */
2716 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2717                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2718 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2719                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2720                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2721                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2722                                  INTEL_DEVID(dev_priv) == 0x1926)
2723 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2724                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2725                                  INTEL_DEVID(dev_priv) == 0x191E)
2726 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2727                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2728                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2729                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2730                                  INTEL_DEVID(dev_priv) == 0x5926)
2731 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2732                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2733                                  INTEL_DEVID(dev_priv) == 0x591E)
2734 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2735                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2736 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2737                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2738
2739 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2740
2741 #define SKL_REVID_A0            0x0
2742 #define SKL_REVID_B0            0x1
2743 #define SKL_REVID_C0            0x2
2744 #define SKL_REVID_D0            0x3
2745 #define SKL_REVID_E0            0x4
2746 #define SKL_REVID_F0            0x5
2747 #define SKL_REVID_G0            0x6
2748 #define SKL_REVID_H0            0x7
2749
2750 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2751
2752 #define BXT_REVID_A0            0x0
2753 #define BXT_REVID_A1            0x1
2754 #define BXT_REVID_B0            0x3
2755 #define BXT_REVID_B_LAST        0x8
2756 #define BXT_REVID_C0            0x9
2757
2758 #define IS_BXT_REVID(dev_priv, since, until) \
2759         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2760
2761 #define KBL_REVID_A0            0x0
2762 #define KBL_REVID_B0            0x1
2763 #define KBL_REVID_C0            0x2
2764 #define KBL_REVID_D0            0x3
2765 #define KBL_REVID_E0            0x4
2766
2767 #define IS_KBL_REVID(dev_priv, since, until) \
2768         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2769
2770 /*
2771  * The genX designation typically refers to the render engine, so render
2772  * capability related checks should use IS_GEN, while display and other checks
2773  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2774  * chips, etc.).
2775  */
2776 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2777 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2778 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2779 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2780 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2781 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2782 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2783 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2784
2785 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2786 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2787 #define IS_GEN9_BC(dev_priv)    (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2788
2789 #define ENGINE_MASK(id) BIT(id)
2790 #define RENDER_RING     ENGINE_MASK(RCS)
2791 #define BSD_RING        ENGINE_MASK(VCS)
2792 #define BLT_RING        ENGINE_MASK(BCS)
2793 #define VEBOX_RING      ENGINE_MASK(VECS)
2794 #define BSD2_RING       ENGINE_MASK(VCS2)
2795 #define ALL_ENGINES     (~0)
2796
2797 #define HAS_ENGINE(dev_priv, id) \
2798         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2799
2800 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2801 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2802 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2803 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2804
2805 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2806 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2807 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2808 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2809                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2810
2811 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2812
2813 #define HAS_HW_CONTEXTS(dev_priv)           ((dev_priv)->info.has_hw_contexts)
2814 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2815                 ((dev_priv)->info.has_logical_ring_contexts)
2816 #define USES_PPGTT(dev_priv)            (i915.enable_ppgtt)
2817 #define USES_FULL_PPGTT(dev_priv)       (i915.enable_ppgtt >= 2)
2818 #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2819
2820 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2821 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2822                 ((dev_priv)->info.overlay_needs_physical)
2823
2824 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2825 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2826
2827 /* WaRsDisableCoarsePowerGating:skl,bxt */
2828 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2829         (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2830          IS_SKL_GT3(dev_priv) || \
2831          IS_SKL_GT4(dev_priv))
2832
2833 /*
2834  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2835  * even when in MSI mode. This results in spurious interrupt warnings if the
2836  * legacy irq no. is shared with another device. The kernel then disables that
2837  * interrupt source and so prevents the other device from working properly.
2838  */
2839 #define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2840 #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2841
2842 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2843  * rows, which changed the alignment requirements and fence programming.
2844  */
2845 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2846                                          !(IS_I915G(dev_priv) || \
2847                                          IS_I915GM(dev_priv)))
2848 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2849 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2850
2851 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2852 #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2853 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2854
2855 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2856
2857 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2858
2859 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2860 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2861 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2862 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2863 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2864
2865 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2866
2867 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2868 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2869
2870 /*
2871  * For now, anything with a GuC requires uCode loading, and then supports
2872  * command submission once loaded. But these are logically independent
2873  * properties, so we have separate macros to test them.
2874  */
2875 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2876 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2877 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2878 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2879
2880 #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2881
2882 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2883
2884 #define INTEL_PCH_DEVICE_ID_MASK                0xff00
2885 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2886 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2887 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2888 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2889 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2890 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2891 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2892 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA200
2893 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2894 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2895 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2896
2897 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2898 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2899 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2900 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2901 #define HAS_PCH_LPT_LP(dev_priv) \
2902         ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2903 #define HAS_PCH_LPT_H(dev_priv) \
2904         ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2905 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2906 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2907 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2908 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2909
2910 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2911
2912 #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2913
2914 /* DPF == dynamic parity feature */
2915 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2916 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2917                                  2 : HAS_L3_DPF(dev_priv))
2918
2919 #define GT_FREQUENCY_MULTIPLIER 50
2920 #define GEN9_FREQ_SCALER 3
2921
2922 #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2923
2924 #include "i915_trace.h"
2925
2926 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2927 {
2928 #ifdef CONFIG_INTEL_IOMMU
2929         if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2930                 return true;
2931 #endif
2932         return false;
2933 }
2934
2935 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2936                                 int enable_ppgtt);
2937
2938 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2939
2940 /* i915_drv.c */
2941 void __printf(3, 4)
2942 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2943               const char *fmt, ...);
2944
2945 #define i915_report_error(dev_priv, fmt, ...)                              \
2946         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2947
2948 #ifdef CONFIG_COMPAT
2949 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2950                               unsigned long arg);
2951 #else
2952 #define i915_compat_ioctl NULL
2953 #endif
2954 extern const struct dev_pm_ops i915_pm_ops;
2955
2956 extern int i915_driver_load(struct pci_dev *pdev,
2957                             const struct pci_device_id *ent);
2958 extern void i915_driver_unload(struct drm_device *dev);
2959 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2960 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2961 extern void i915_reset(struct drm_i915_private *dev_priv);
2962 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2963 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2964 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2965 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2966 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2967 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2968 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2969 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2970
2971 int intel_engines_init_early(struct drm_i915_private *dev_priv);
2972 int intel_engines_init(struct drm_i915_private *dev_priv);
2973
2974 /* intel_hotplug.c */
2975 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2976                            u32 pin_mask, u32 long_mask);
2977 void intel_hpd_init(struct drm_i915_private *dev_priv);
2978 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2979 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2980 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2981 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2982 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2983
2984 /* i915_irq.c */
2985 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2986 {
2987         unsigned long delay;
2988
2989         if (unlikely(!i915.enable_hangcheck))
2990                 return;
2991
2992         /* Don't continually defer the hangcheck so that it is always run at
2993          * least once after work has been scheduled on any ring. Otherwise,
2994          * we will ignore a hung ring if a second ring is kept busy.
2995          */
2996
2997         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2998         queue_delayed_work(system_long_wq,
2999                            &dev_priv->gpu_error.hangcheck_work, delay);
3000 }
3001
3002 __printf(3, 4)
3003 void i915_handle_error(struct drm_i915_private *dev_priv,
3004                        u32 engine_mask,
3005                        const char *fmt, ...);
3006
3007 extern void intel_irq_init(struct drm_i915_private *dev_priv);
3008 int intel_irq_install(struct drm_i915_private *dev_priv);
3009 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
3010
3011 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3012 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
3013                                         bool restore_forcewake);
3014 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
3015 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
3016 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
3017 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3018 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3019                                          bool restore);
3020 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
3021 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
3022                                 enum forcewake_domains domains);
3023 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
3024                                 enum forcewake_domains domains);
3025 /* Like above but the caller must manage the uncore.lock itself.
3026  * Must be used with I915_READ_FW and friends.
3027  */
3028 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3029                                         enum forcewake_domains domains);
3030 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3031                                         enum forcewake_domains domains);
3032 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3033
3034 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
3035
3036 int intel_wait_for_register(struct drm_i915_private *dev_priv,
3037                             i915_reg_t reg,
3038                             const u32 mask,
3039                             const u32 value,
3040                             const unsigned long timeout_ms);
3041 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3042                                i915_reg_t reg,
3043                                const u32 mask,
3044                                const u32 value,
3045                                const unsigned long timeout_ms);
3046
3047 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3048 {
3049         return dev_priv->gvt;
3050 }
3051
3052 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3053 {
3054         return dev_priv->vgpu.active;
3055 }
3056
3057 void
3058 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3059                      u32 status_mask);
3060
3061 void
3062 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3063                       u32 status_mask);
3064
3065 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3066 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3067 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3068                                    uint32_t mask,
3069                                    uint32_t bits);
3070 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3071                             uint32_t interrupt_mask,
3072                             uint32_t enabled_irq_mask);
3073 static inline void
3074 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3075 {
3076         ilk_update_display_irq(dev_priv, bits, bits);
3077 }
3078 static inline void
3079 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3080 {
3081         ilk_update_display_irq(dev_priv, bits, 0);
3082 }
3083 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3084                          enum pipe pipe,
3085                          uint32_t interrupt_mask,
3086                          uint32_t enabled_irq_mask);
3087 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3088                                        enum pipe pipe, uint32_t bits)
3089 {
3090         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3091 }
3092 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3093                                         enum pipe pipe, uint32_t bits)
3094 {
3095         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3096 }
3097 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3098                                   uint32_t interrupt_mask,
3099                                   uint32_t enabled_irq_mask);
3100 static inline void
3101 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3102 {
3103         ibx_display_interrupt_update(dev_priv, bits, bits);
3104 }
3105 static inline void
3106 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3107 {
3108         ibx_display_interrupt_update(dev_priv, bits, 0);
3109 }
3110
3111 /* i915_gem.c */
3112 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3113                           struct drm_file *file_priv);
3114 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3115                          struct drm_file *file_priv);
3116 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3117                           struct drm_file *file_priv);
3118 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3119                         struct drm_file *file_priv);
3120 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3121                         struct drm_file *file_priv);
3122 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3123                               struct drm_file *file_priv);
3124 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3125                              struct drm_file *file_priv);
3126 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3127                         struct drm_file *file_priv);
3128 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3129                          struct drm_file *file_priv);
3130 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3131                         struct drm_file *file_priv);
3132 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3133                                struct drm_file *file);
3134 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3135                                struct drm_file *file);
3136 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3137                             struct drm_file *file_priv);
3138 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3139                            struct drm_file *file_priv);
3140 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3141                               struct drm_file *file_priv);
3142 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3143                               struct drm_file *file_priv);
3144 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3145 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3146                            struct drm_file *file);
3147 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3148                                 struct drm_file *file_priv);
3149 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3150                         struct drm_file *file_priv);
3151 void i915_gem_sanitize(struct drm_i915_private *i915);
3152 int i915_gem_load_init(struct drm_i915_private *dev_priv);
3153 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3154 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3155 int i915_gem_freeze(struct drm_i915_private *dev_priv);
3156 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3157
3158 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3159 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3160 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3161                          const struct drm_i915_gem_object_ops *ops);
3162 struct drm_i915_gem_object *
3163 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3164 struct drm_i915_gem_object *
3165 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3166                                  const void *data, size_t size);
3167 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3168 void i915_gem_free_object(struct drm_gem_object *obj);
3169
3170 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3171 {
3172         /* A single pass should suffice to release all the freed objects (along
3173          * most call paths) , but be a little more paranoid in that freeing
3174          * the objects does take a little amount of time, during which the rcu
3175          * callbacks could have added new objects into the freed list, and
3176          * armed the work again.
3177          */
3178         do {
3179                 rcu_barrier();
3180         } while (flush_work(&i915->mm.free_work));
3181 }
3182
3183 struct i915_vma * __must_check
3184 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3185                          const struct i915_ggtt_view *view,
3186                          u64 size,
3187                          u64 alignment,
3188                          u64 flags);
3189
3190 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3191 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3192
3193 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3194
3195 static inline int __sg_page_count(const struct scatterlist *sg)
3196 {
3197         return sg->length >> PAGE_SHIFT;
3198 }
3199
3200 struct scatterlist *
3201 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3202                        unsigned int n, unsigned int *offset);
3203
3204 struct page *
3205 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3206                          unsigned int n);
3207
3208 struct page *
3209 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3210                                unsigned int n);
3211
3212 dma_addr_t
3213 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3214                                 unsigned long n);
3215
3216 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3217                                  struct sg_table *pages);
3218 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3219
3220 static inline int __must_check
3221 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3222 {
3223         might_lock(&obj->mm.lock);
3224
3225         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3226                 return 0;
3227
3228         return __i915_gem_object_get_pages(obj);
3229 }
3230
3231 static inline void
3232 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3233 {
3234         GEM_BUG_ON(!obj->mm.pages);
3235
3236         atomic_inc(&obj->mm.pages_pin_count);
3237 }
3238
3239 static inline bool
3240 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3241 {
3242         return atomic_read(&obj->mm.pages_pin_count);
3243 }
3244
3245 static inline void
3246 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3247 {
3248         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3249         GEM_BUG_ON(!obj->mm.pages);
3250
3251         atomic_dec(&obj->mm.pages_pin_count);
3252 }
3253
3254 static inline void
3255 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3256 {
3257         __i915_gem_object_unpin_pages(obj);
3258 }
3259
3260 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3261         I915_MM_NORMAL = 0,
3262         I915_MM_SHRINKER
3263 };
3264
3265 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3266                                  enum i915_mm_subclass subclass);
3267 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3268
3269 enum i915_map_type {
3270         I915_MAP_WB = 0,
3271         I915_MAP_WC,
3272 };
3273
3274 /**
3275  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3276  * @obj: the object to map into kernel address space
3277  * @type: the type of mapping, used to select pgprot_t
3278  *
3279  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3280  * pages and then returns a contiguous mapping of the backing storage into
3281  * the kernel address space. Based on the @type of mapping, the PTE will be
3282  * set to either WriteBack or WriteCombine (via pgprot_t).
3283  *
3284  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3285  * mapping is no longer required.
3286  *
3287  * Returns the pointer through which to access the mapped object, or an
3288  * ERR_PTR() on error.
3289  */
3290 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3291                                            enum i915_map_type type);
3292
3293 /**
3294  * i915_gem_object_unpin_map - releases an earlier mapping
3295  * @obj: the object to unmap
3296  *
3297  * After pinning the object and mapping its pages, once you are finished
3298  * with your access, call i915_gem_object_unpin_map() to release the pin
3299  * upon the mapping. Once the pin count reaches zero, that mapping may be
3300  * removed.
3301  */
3302 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3303 {
3304         i915_gem_object_unpin_pages(obj);
3305 }
3306
3307 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3308                                     unsigned int *needs_clflush);
3309 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3310                                      unsigned int *needs_clflush);
3311 #define CLFLUSH_BEFORE 0x1
3312 #define CLFLUSH_AFTER 0x2
3313 #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3314
3315 static inline void
3316 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3317 {
3318         i915_gem_object_unpin_pages(obj);
3319 }
3320
3321 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3322 void i915_vma_move_to_active(struct i915_vma *vma,
3323                              struct drm_i915_gem_request *req,
3324                              unsigned int flags);
3325 int i915_gem_dumb_create(struct drm_file *file_priv,
3326                          struct drm_device *dev,
3327                          struct drm_mode_create_dumb *args);
3328 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3329                       uint32_t handle, uint64_t *offset);
3330 int i915_gem_mmap_gtt_version(void);
3331
3332 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3333                        struct drm_i915_gem_object *new,
3334                        unsigned frontbuffer_bits);
3335
3336 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3337
3338 struct drm_i915_gem_request *
3339 i915_gem_find_active_request(struct intel_engine_cs *engine);
3340
3341 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3342
3343 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3344 {
3345         return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3346 }
3347
3348 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3349 {
3350         return unlikely(test_bit(I915_WEDGED, &error->flags));
3351 }
3352
3353 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3354 {
3355         return i915_reset_in_progress(error) | i915_terminally_wedged(error);
3356 }
3357
3358 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3359 {
3360         return READ_ONCE(error->reset_count);
3361 }
3362
3363 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3364 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3365 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3366 void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3367 void i915_gem_init_mmio(struct drm_i915_private *i915);
3368 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3369 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3370 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3371 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3372 int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3373                                         unsigned int flags);
3374 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3375 void i915_gem_resume(struct drm_i915_private *dev_priv);
3376 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3377 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3378                          unsigned int flags,
3379                          long timeout,
3380                          struct intel_rps_client *rps);
3381 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3382                                   unsigned int flags,
3383                                   int priority);
3384 #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3385
3386 int __must_check
3387 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3388                                   bool write);
3389 int __must_check
3390 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3391 struct i915_vma * __must_check
3392 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3393                                      u32 alignment,
3394                                      const struct i915_ggtt_view *view);
3395 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3396 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3397                                 int align);
3398 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3399 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3400
3401 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3402                                     enum i915_cache_level cache_level);
3403
3404 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3405                                 struct dma_buf *dma_buf);
3406
3407 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3408                                 struct drm_gem_object *gem_obj, int flags);
3409
3410 static inline struct i915_hw_ppgtt *
3411 i915_vm_to_ppgtt(struct i915_address_space *vm)
3412 {
3413         return container_of(vm, struct i915_hw_ppgtt, base);
3414 }
3415
3416 /* i915_gem_fence_reg.c */
3417 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3418 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3419
3420 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3421 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3422
3423 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3424 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3425                                        struct sg_table *pages);
3426 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3427                                          struct sg_table *pages);
3428
3429 static inline struct i915_gem_context *
3430 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3431 {
3432         struct i915_gem_context *ctx;
3433
3434         lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3435
3436         ctx = idr_find(&file_priv->context_idr, id);
3437         if (!ctx)
3438                 return ERR_PTR(-ENOENT);
3439
3440         return ctx;
3441 }
3442
3443 static inline struct i915_gem_context *
3444 i915_gem_context_get(struct i915_gem_context *ctx)
3445 {
3446         kref_get(&ctx->ref);
3447         return ctx;
3448 }
3449
3450 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3451 {
3452         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3453         kref_put(&ctx->ref, i915_gem_context_free);
3454 }
3455
3456 static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3457 {
3458         struct mutex *lock = &ctx->i915->drm.struct_mutex;
3459
3460         if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3461                 mutex_unlock(lock);
3462 }
3463
3464 static inline struct intel_timeline *
3465 i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3466                                  struct intel_engine_cs *engine)
3467 {
3468         struct i915_address_space *vm;
3469
3470         vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3471         return &vm->timeline.engine[engine->id];
3472 }
3473
3474 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3475                          struct drm_file *file);
3476
3477 /* i915_gem_evict.c */
3478 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3479                                           u64 min_size, u64 alignment,
3480                                           unsigned cache_level,
3481                                           u64 start, u64 end,
3482                                           unsigned flags);
3483 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3484                                          struct drm_mm_node *node,
3485                                          unsigned int flags);
3486 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3487
3488 /* belongs in i915_gem_gtt.h */
3489 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3490 {
3491         wmb();
3492         if (INTEL_GEN(dev_priv) < 6)
3493                 intel_gtt_chipset_flush();
3494 }
3495
3496 /* i915_gem_stolen.c */
3497 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3498                                 struct drm_mm_node *node, u64 size,
3499                                 unsigned alignment);
3500 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3501                                          struct drm_mm_node *node, u64 size,
3502                                          unsigned alignment, u64 start,
3503                                          u64 end);
3504 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3505                                  struct drm_mm_node *node);
3506 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3507 void i915_gem_cleanup_stolen(struct drm_device *dev);
3508 struct drm_i915_gem_object *
3509 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3510 struct drm_i915_gem_object *
3511 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3512                                                u32 stolen_offset,
3513                                                u32 gtt_offset,
3514                                                u32 size);
3515
3516 /* i915_gem_internal.c */
3517 struct drm_i915_gem_object *
3518 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3519                                 phys_addr_t size);
3520
3521 /* i915_gem_shrinker.c */
3522 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3523                               unsigned long target,
3524                               unsigned flags);
3525 #define I915_SHRINK_PURGEABLE 0x1
3526 #define I915_SHRINK_UNBOUND 0x2
3527 #define I915_SHRINK_BOUND 0x4
3528 #define I915_SHRINK_ACTIVE 0x8
3529 #define I915_SHRINK_VMAPS 0x10
3530 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3531 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3532 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3533
3534
3535 /* i915_gem_tiling.c */
3536 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3537 {
3538         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3539
3540         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3541                 i915_gem_object_is_tiled(obj);
3542 }
3543
3544 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3545                         unsigned int tiling, unsigned int stride);
3546 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3547                              unsigned int tiling, unsigned int stride);
3548
3549 /* i915_debugfs.c */
3550 #ifdef CONFIG_DEBUG_FS
3551 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3552 void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
3553 int i915_debugfs_connector_add(struct drm_connector *connector);
3554 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3555 #else
3556 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3557 static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3558 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3559 { return 0; }
3560 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3561 #endif
3562
3563 /* i915_gpu_error.c */
3564 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3565
3566 __printf(2, 3)
3567 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3568 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3569                             const struct i915_error_state_file_priv *error);
3570 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3571                               struct drm_i915_private *i915,
3572                               size_t count, loff_t pos);
3573 static inline void i915_error_state_buf_release(
3574         struct drm_i915_error_state_buf *eb)
3575 {
3576         kfree(eb->buf);
3577 }
3578 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3579                               u32 engine_mask,
3580                               const char *error_msg);
3581 void i915_error_state_get(struct drm_device *dev,
3582                           struct i915_error_state_file_priv *error_priv);
3583 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3584 void i915_destroy_error_state(struct drm_i915_private *dev_priv);
3585
3586 #else
3587
3588 static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3589                                             u32 engine_mask,
3590                                             const char *error_msg)
3591 {
3592 }
3593
3594 static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
3595 {
3596 }
3597
3598 #endif
3599
3600 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3601
3602 /* i915_cmd_parser.c */
3603 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3604 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3605 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3606 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3607                             struct drm_i915_gem_object *batch_obj,
3608                             struct drm_i915_gem_object *shadow_batch_obj,
3609                             u32 batch_start_offset,
3610                             u32 batch_len,
3611                             bool is_master);
3612
3613 /* i915_perf.c */
3614 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3615 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3616 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3617 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3618
3619 /* i915_suspend.c */
3620 extern int i915_save_state(struct drm_i915_private *dev_priv);
3621 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3622
3623 /* i915_sysfs.c */
3624 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3625 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3626
3627 /* intel_i2c.c */
3628 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3629 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3630 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3631                                      unsigned int pin);
3632
3633 extern struct i2c_adapter *
3634 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3635 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3636 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3637 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3638 {
3639         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3640 }
3641 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3642
3643 /* intel_bios.c */
3644 int intel_bios_init(struct drm_i915_private *dev_priv);
3645 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3646 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3647 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3648 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3649 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3650 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3651 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3652 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3653                                      enum port port);
3654 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3655                                 enum port port);
3656
3657
3658 /* intel_opregion.c */
3659 #ifdef CONFIG_ACPI
3660 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3661 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3662 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3663 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3664 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3665                                          bool enable);
3666 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3667                                          pci_power_t state);
3668 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3669 #else
3670 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3671 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3672 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3673 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3674 {
3675 }
3676 static inline int
3677 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3678 {
3679         return 0;
3680 }
3681 static inline int
3682 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3683 {
3684         return 0;
3685 }
3686 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3687 {
3688         return -ENODEV;
3689 }
3690 #endif
3691
3692 /* intel_acpi.c */
3693 #ifdef CONFIG_ACPI
3694 extern void intel_register_dsm_handler(void);
3695 extern void intel_unregister_dsm_handler(void);
3696 #else
3697 static inline void intel_register_dsm_handler(void) { return; }
3698 static inline void intel_unregister_dsm_handler(void) { return; }
3699 #endif /* CONFIG_ACPI */
3700
3701 /* intel_device_info.c */
3702 static inline struct intel_device_info *
3703 mkwrite_device_info(struct drm_i915_private *dev_priv)
3704 {
3705         return (struct intel_device_info *)&dev_priv->info;
3706 }
3707
3708 const char *intel_platform_name(enum intel_platform platform);
3709 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3710 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3711
3712 /* modesetting */
3713 extern void intel_modeset_init_hw(struct drm_device *dev);
3714 extern int intel_modeset_init(struct drm_device *dev);
3715 extern void intel_modeset_gem_init(struct drm_device *dev);
3716 extern void intel_modeset_cleanup(struct drm_device *dev);
3717 extern int intel_connector_register(struct drm_connector *);
3718 extern void intel_connector_unregister(struct drm_connector *);
3719 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3720                                        bool state);
3721 extern void intel_display_resume(struct drm_device *dev);
3722 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3723 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3724 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3725 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3726 extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3727 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3728                                   bool enable);
3729
3730 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3731                         struct drm_file *file);
3732
3733 /* overlay */
3734 extern struct intel_overlay_error_state *
3735 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3736 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3737                                             struct intel_overlay_error_state *error);
3738
3739 extern struct intel_display_error_state *
3740 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3741 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3742                                             struct drm_i915_private *dev_priv,
3743                                             struct intel_display_error_state *error);
3744
3745 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3746 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3747 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3748                       u32 reply_mask, u32 reply, int timeout_base_ms);
3749
3750 /* intel_sideband.c */
3751 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3752 int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3753 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3754 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3755 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3756 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3757 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3758 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3759 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3760 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3761 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3762 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3763 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3764 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3765                    enum intel_sbi_destination destination);
3766 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3767                      enum intel_sbi_destination destination);
3768 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3769 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3770
3771 /* intel_dpio_phy.c */
3772 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3773                              enum dpio_phy *phy, enum dpio_channel *ch);
3774 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3775                                   enum port port, u32 margin, u32 scale,
3776                                   u32 enable, u32 deemphasis);
3777 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3778 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3779 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3780                             enum dpio_phy phy);
3781 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3782                               enum dpio_phy phy);
3783 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3784                                              uint8_t lane_count);
3785 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3786                                      uint8_t lane_lat_optim_mask);
3787 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3788
3789 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3790                               u32 deemph_reg_value, u32 margin_reg_value,
3791                               bool uniq_trans_scale);
3792 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3793                               bool reset);
3794 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3795 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3796 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3797 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3798
3799 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3800                               u32 demph_reg_value, u32 preemph_reg_value,
3801                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3802 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3803 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3804 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3805
3806 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3807 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3808
3809 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3810 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3811
3812 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3813 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3814 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3815 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3816
3817 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3818 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3819 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3820 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3821
3822 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3823  * will be implemented using 2 32-bit writes in an arbitrary order with
3824  * an arbitrary delay between them. This can cause the hardware to
3825  * act upon the intermediate value, possibly leading to corruption and
3826  * machine death. For this reason we do not support I915_WRITE64, or
3827  * dev_priv->uncore.funcs.mmio_writeq.
3828  *
3829  * When reading a 64-bit value as two 32-bit values, the delay may cause
3830  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3831  * occasionally a 64-bit register does not actualy support a full readq
3832  * and must be read using two 32-bit reads.
3833  *
3834  * You have been warned.
3835  */
3836 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3837
3838 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3839         u32 upper, lower, old_upper, loop = 0;                          \
3840         upper = I915_READ(upper_reg);                                   \
3841         do {                                                            \
3842                 old_upper = upper;                                      \
3843                 lower = I915_READ(lower_reg);                           \
3844                 upper = I915_READ(upper_reg);                           \
3845         } while (upper != old_upper && loop++ < 2);                     \
3846         (u64)upper << 32 | lower; })
3847
3848 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3849 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3850
3851 #define __raw_read(x, s) \
3852 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3853                                              i915_reg_t reg) \
3854 { \
3855         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3856 }
3857
3858 #define __raw_write(x, s) \
3859 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3860                                        i915_reg_t reg, uint##x##_t val) \
3861 { \
3862         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3863 }
3864 __raw_read(8, b)
3865 __raw_read(16, w)
3866 __raw_read(32, l)
3867 __raw_read(64, q)
3868
3869 __raw_write(8, b)
3870 __raw_write(16, w)
3871 __raw_write(32, l)
3872 __raw_write(64, q)
3873
3874 #undef __raw_read
3875 #undef __raw_write
3876
3877 /* These are untraced mmio-accessors that are only valid to be used inside
3878  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3879  * controlled.
3880  *
3881  * Think twice, and think again, before using these.
3882  *
3883  * As an example, these accessors can possibly be used between:
3884  *
3885  * spin_lock_irq(&dev_priv->uncore.lock);
3886  * intel_uncore_forcewake_get__locked();
3887  *
3888  * and
3889  *
3890  * intel_uncore_forcewake_put__locked();
3891  * spin_unlock_irq(&dev_priv->uncore.lock);
3892  *
3893  *
3894  * Note: some registers may not need forcewake held, so
3895  * intel_uncore_forcewake_{get,put} can be omitted, see
3896  * intel_uncore_forcewake_for_reg().
3897  *
3898  * Certain architectures will die if the same cacheline is concurrently accessed
3899  * by different clients (e.g. on Ivybridge). Access to registers should
3900  * therefore generally be serialised, by either the dev_priv->uncore.lock or
3901  * a more localised lock guarding all access to that bank of registers.
3902  */
3903 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3904 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3905 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3906 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3907
3908 /* "Broadcast RGB" property */
3909 #define INTEL_BROADCAST_RGB_AUTO 0
3910 #define INTEL_BROADCAST_RGB_FULL 1
3911 #define INTEL_BROADCAST_RGB_LIMITED 2
3912
3913 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3914 {
3915         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3916                 return VLV_VGACNTRL;
3917         else if (INTEL_GEN(dev_priv) >= 5)
3918                 return CPU_VGACNTRL;
3919         else
3920                 return VGACNTRL;
3921 }
3922
3923 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3924 {
3925         unsigned long j = msecs_to_jiffies(m);
3926
3927         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3928 }
3929
3930 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3931 {
3932         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3933 }
3934
3935 static inline unsigned long
3936 timespec_to_jiffies_timeout(const struct timespec *value)
3937 {
3938         unsigned long j = timespec_to_jiffies(value);
3939
3940         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3941 }
3942
3943 /*
3944  * If you need to wait X milliseconds between events A and B, but event B
3945  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3946  * when event A happened, then just before event B you call this function and
3947  * pass the timestamp as the first argument, and X as the second argument.
3948  */
3949 static inline void
3950 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3951 {
3952         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3953
3954         /*
3955          * Don't re-read the value of "jiffies" every time since it may change
3956          * behind our back and break the math.
3957          */
3958         tmp_jiffies = jiffies;
3959         target_jiffies = timestamp_jiffies +
3960                          msecs_to_jiffies_timeout(to_wait_ms);
3961
3962         if (time_after(target_jiffies, tmp_jiffies)) {
3963                 remaining_jiffies = target_jiffies - tmp_jiffies;
3964                 while (remaining_jiffies)
3965                         remaining_jiffies =
3966                             schedule_timeout_uninterruptible(remaining_jiffies);
3967         }
3968 }
3969
3970 static inline bool
3971 __i915_request_irq_complete(struct drm_i915_gem_request *req)
3972 {
3973         struct intel_engine_cs *engine = req->engine;
3974
3975         /* Before we do the heavier coherent read of the seqno,
3976          * check the value (hopefully) in the CPU cacheline.
3977          */
3978         if (__i915_gem_request_completed(req))
3979                 return true;
3980
3981         /* Ensure our read of the seqno is coherent so that we
3982          * do not "miss an interrupt" (i.e. if this is the last
3983          * request and the seqno write from the GPU is not visible
3984          * by the time the interrupt fires, we will see that the
3985          * request is incomplete and go back to sleep awaiting
3986          * another interrupt that will never come.)
3987          *
3988          * Strictly, we only need to do this once after an interrupt,
3989          * but it is easier and safer to do it every time the waiter
3990          * is woken.
3991          */
3992         if (engine->irq_seqno_barrier &&
3993             rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
3994             test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
3995                 struct task_struct *tsk;
3996
3997                 /* The ordering of irq_posted versus applying the barrier
3998                  * is crucial. The clearing of the current irq_posted must
3999                  * be visible before we perform the barrier operation,
4000                  * such that if a subsequent interrupt arrives, irq_posted
4001                  * is reasserted and our task rewoken (which causes us to
4002                  * do another __i915_request_irq_complete() immediately
4003                  * and reapply the barrier). Conversely, if the clear
4004                  * occurs after the barrier, then an interrupt that arrived
4005                  * whilst we waited on the barrier would not trigger a
4006                  * barrier on the next pass, and the read may not see the
4007                  * seqno update.
4008                  */
4009                 engine->irq_seqno_barrier(engine);
4010
4011                 /* If we consume the irq, but we are no longer the bottom-half,
4012                  * the real bottom-half may not have serialised their own
4013                  * seqno check with the irq-barrier (i.e. may have inspected
4014                  * the seqno before we believe it coherent since they see
4015                  * irq_posted == false but we are still running).
4016                  */
4017                 rcu_read_lock();
4018                 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
4019                 if (tsk && tsk != current)
4020                         /* Note that if the bottom-half is changed as we
4021                          * are sending the wake-up, the new bottom-half will
4022                          * be woken by whomever made the change. We only have
4023                          * to worry about when we steal the irq-posted for
4024                          * ourself.
4025                          */
4026                         wake_up_process(tsk);
4027                 rcu_read_unlock();
4028
4029                 if (__i915_gem_request_completed(req))
4030                         return true;
4031         }
4032
4033         return false;
4034 }
4035
4036 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4037 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4038
4039 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4040  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4041  * perform the operation. To check beforehand, pass in the parameters to
4042  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4043  * you only need to pass in the minor offsets, page-aligned pointers are
4044  * always valid.
4045  *
4046  * For just checking for SSE4.1, in the foreknowledge that the future use
4047  * will be correctly aligned, just use i915_has_memcpy_from_wc().
4048  */
4049 #define i915_can_memcpy_from_wc(dst, src, len) \
4050         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4051
4052 #define i915_has_memcpy_from_wc() \
4053         i915_memcpy_from_wc(NULL, NULL, 0)
4054
4055 /* i915_mm.c */
4056 int remap_io_mapping(struct vm_area_struct *vma,
4057                      unsigned long addr, unsigned long pfn, unsigned long size,
4058                      struct io_mapping *iomap);
4059
4060 #endif