1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hash.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/mm_types.h>
44 #include <linux/perf_event.h>
45 #include <linux/pm_qos.h>
46 #include <linux/dma-resv.h>
47 #include <linux/shmem_fs.h>
48 #include <linux/stackdepot.h>
50 #include <drm/intel-gtt.h>
51 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52 #include <drm/drm_gem.h>
53 #include <drm/drm_auth.h>
54 #include <drm/drm_cache.h>
55 #include <drm/drm_util.h>
56 #include <drm/drm_dsc.h>
57 #include <drm/drm_atomic.h>
58 #include <drm/drm_connector.h>
59 #include <drm/i915_mei_hdcp_interface.h>
61 #include "i915_fixed.h"
62 #include "i915_params.h"
64 #include "i915_utils.h"
66 #include "display/intel_bios.h"
67 #include "display/intel_display.h"
68 #include "display/intel_display_power.h"
69 #include "display/intel_dpll_mgr.h"
70 #include "display/intel_dsb.h"
71 #include "display/intel_frontbuffer.h"
72 #include "display/intel_gmbus.h"
73 #include "display/intel_opregion.h"
75 #include "gem/i915_gem_context_types.h"
76 #include "gem/i915_gem_shrinker.h"
77 #include "gem/i915_gem_stolen.h"
79 #include "gt/intel_lrc.h"
80 #include "gt/intel_engine.h"
81 #include "gt/intel_gt_types.h"
82 #include "gt/intel_workarounds.h"
83 #include "gt/uc/intel_uc.h"
85 #include "intel_device_info.h"
86 #include "intel_pch.h"
87 #include "intel_runtime_pm.h"
88 #include "intel_memory_region.h"
89 #include "intel_uncore.h"
90 #include "intel_wakeref.h"
91 #include "intel_wopcm.h"
94 #include "i915_gem_fence_reg.h"
95 #include "i915_gem_gtt.h"
96 #include "i915_gpu_error.h"
97 #include "i915_perf_types.h"
98 #include "i915_request.h"
99 #include "i915_scheduler.h"
100 #include "gt/intel_timeline.h"
101 #include "i915_vma.h"
102 #include "i915_irq.h"
104 #include "intel_region_lmem.h"
106 #include "intel_gvt.h"
108 /* General customization:
111 #define DRIVER_NAME "i915"
112 #define DRIVER_DESC "Intel Graphics"
113 #define DRIVER_DATE "20191021"
114 #define DRIVER_TIMESTAMP 1571651766
116 struct drm_i915_gem_object;
120 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
137 #define for_each_hpd_pin(__pin) \
138 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
140 /* Threshold == 5 for long IRQs, 50 for short */
141 #define HPD_STORM_DEFAULT_THRESHOLD 50
143 struct i915_hotplug {
144 struct delayed_work hotplug_work;
147 unsigned long last_jiffies;
152 HPD_MARK_DISABLED = 2
154 } stats[HPD_NUM_PINS];
157 struct delayed_work reenable_work;
161 struct work_struct dig_port_work;
163 struct work_struct poll_init_work;
166 unsigned int hpd_storm_threshold;
167 /* Whether or not to count short HPD IRQs in HPD storms */
168 u8 hpd_short_storm_enabled;
171 * if we get a HPD irq from DP and a HPD irq from non-DP
172 * the non-DP HPD could block the workqueue on a mode config
173 * mutex getting, that userspace may have taken. However
174 * userspace is waiting on the DP workqueue to run which is
175 * blocked behind the non-DP one.
177 struct workqueue_struct *dp_wq;
180 #define I915_GEM_GPU_DOMAINS \
181 (I915_GEM_DOMAIN_RENDER | \
182 I915_GEM_DOMAIN_SAMPLER | \
183 I915_GEM_DOMAIN_COMMAND | \
184 I915_GEM_DOMAIN_INSTRUCTION | \
185 I915_GEM_DOMAIN_VERTEX)
187 struct drm_i915_private;
188 struct i915_mm_struct;
189 struct i915_mmu_object;
191 struct drm_i915_file_private {
192 struct drm_i915_private *dev_priv;
195 struct drm_file *file;
201 struct list_head request_list;
204 struct idr context_idr;
205 struct mutex context_idr_lock; /* guards context_idr */
208 struct mutex vm_idr_lock; /* guards vm_idr */
210 unsigned int bsd_engine;
213 * Every context ban increments per client ban score. Also
214 * hangs in short succession increments ban score. If ban threshold
215 * is reached, client is considered banned and submitting more work
216 * will fail. This is a stop gap measure to limit the badly behaving
217 * clients access to gpu. Note that unbannable contexts never increment
218 * the client ban score.
220 #define I915_CLIENT_SCORE_HANG_FAST 1
221 #define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
222 #define I915_CLIENT_SCORE_CONTEXT_BAN 3
223 #define I915_CLIENT_SCORE_BANNED 9
224 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
226 unsigned long hang_timestamp;
229 /* Interface history:
232 * 1.2: Add Power Management
233 * 1.3: Add vblank support
234 * 1.4: Fix cmdbuffer path, add heap destroy
235 * 1.5: Add vblank pipe configuration
236 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
237 * - Support vertical blank on secondary display pipe
239 #define DRIVER_MAJOR 1
240 #define DRIVER_MINOR 6
241 #define DRIVER_PATCHLEVEL 0
243 struct intel_overlay;
244 struct intel_overlay_error_state;
246 struct sdvo_device_mapping {
255 struct intel_connector;
256 struct intel_encoder;
257 struct intel_atomic_state;
258 struct intel_crtc_state;
259 struct intel_initial_plane_config;
263 struct intel_cdclk_state;
265 struct drm_i915_display_funcs {
266 void (*get_cdclk)(struct drm_i915_private *dev_priv,
267 struct intel_cdclk_state *cdclk_state);
268 void (*set_cdclk)(struct drm_i915_private *dev_priv,
269 const struct intel_cdclk_state *cdclk_state,
271 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
272 enum i9xx_plane_id i9xx_plane);
273 int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
274 int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
275 void (*initial_watermarks)(struct intel_atomic_state *state,
276 struct intel_crtc_state *crtc_state);
277 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
278 struct intel_crtc_state *crtc_state);
279 void (*optimize_watermarks)(struct intel_atomic_state *state,
280 struct intel_crtc_state *crtc_state);
281 int (*compute_global_watermarks)(struct intel_atomic_state *state);
282 void (*update_wm)(struct intel_crtc *crtc);
283 int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
284 u8 (*calc_voltage_level)(int cdclk);
285 /* Returns the active state of the crtc, and if the crtc is active,
286 * fills out the pipe-config with the hw state. */
287 bool (*get_pipe_config)(struct intel_crtc *,
288 struct intel_crtc_state *);
289 void (*get_initial_plane_config)(struct intel_crtc *,
290 struct intel_initial_plane_config *);
291 int (*crtc_compute_clock)(struct intel_crtc *crtc,
292 struct intel_crtc_state *crtc_state);
293 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
294 struct intel_atomic_state *old_state);
295 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
296 struct intel_atomic_state *old_state);
297 void (*commit_modeset_enables)(struct intel_atomic_state *state);
298 void (*commit_modeset_disables)(struct intel_atomic_state *state);
299 void (*audio_codec_enable)(struct intel_encoder *encoder,
300 const struct intel_crtc_state *crtc_state,
301 const struct drm_connector_state *conn_state);
302 void (*audio_codec_disable)(struct intel_encoder *encoder,
303 const struct intel_crtc_state *old_crtc_state,
304 const struct drm_connector_state *old_conn_state);
305 void (*fdi_link_train)(struct intel_crtc *crtc,
306 const struct intel_crtc_state *crtc_state);
307 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
308 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
309 /* clock updates for mode set */
311 /* render clock increase/decrease */
312 /* display clock increase/decrease */
313 /* pll clock increase/decrease */
315 int (*color_check)(struct intel_crtc_state *crtc_state);
317 * Program double buffered color management registers during
318 * vblank evasion. The registers should then latch during the
319 * next vblank start, alongside any other double buffered registers
320 * involved with the same commit.
322 void (*color_commit)(const struct intel_crtc_state *crtc_state);
324 * Load LUTs (and other single buffered color management
325 * registers). Will (hopefully) be called during the vblank
326 * following the latching of any double buffered registers
327 * involved with the same commit.
329 void (*load_luts)(const struct intel_crtc_state *crtc_state);
330 void (*read_luts)(struct intel_crtc_state *crtc_state);
334 struct work_struct work;
336 u32 required_version;
337 u32 max_fw_size; /* bytes */
339 u32 dmc_fw_size; /* dwords */
342 i915_reg_t mmioaddr[20];
347 intel_wakeref_t wakeref;
350 enum i915_cache_level {
352 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
353 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
354 caches, eg sampler/render caches, and the
355 large Last-Level-Cache. LLC is coherent with
356 the CPU, but L3 is only visible to the GPU. */
357 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
360 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
363 /* This is always the inner lock when overlapping with struct_mutex and
364 * it's the outer lock when overlapping with stolen_lock. */
367 unsigned int possible_framebuffer_bits;
368 unsigned int busy_bits;
369 unsigned int visible_pipes_mask;
370 struct intel_crtc *crtc;
372 struct drm_mm_node compressed_fb;
373 struct drm_mm_node *compressed_llb;
381 bool underrun_detected;
382 struct work_struct underrun_work;
385 * Due to the atomic rules we can't access some structures without the
386 * appropriate locking, so we cache information here in order to avoid
389 struct intel_fbc_state_cache {
390 struct i915_vma *vma;
394 unsigned int mode_flags;
395 u32 hsw_bdw_pixel_rate;
399 unsigned int rotation;
404 * Display surface base address adjustement for
405 * pageflips. Note that on gen4+ this only adjusts up
406 * to a tile, offsets within a tile are handled in
407 * the hw itself (with the TILEOFF register).
414 u16 pixel_blend_mode;
418 const struct drm_format_info *format;
424 * This structure contains everything that's relevant to program the
425 * hardware registers. When we want to figure out if we need to disable
426 * and re-enable FBC for a new configuration we just check if there's
427 * something different in the struct. The genx_fbc_activate functions
428 * are supposed to read from it in order to program the registers.
430 struct intel_fbc_reg_params {
431 struct i915_vma *vma;
436 enum i9xx_plane_id i9xx_plane;
437 unsigned int fence_y_offset;
441 const struct drm_format_info *format;
446 unsigned int gen9_wa_cfb_stride;
449 const char *no_fbc_reason;
453 * HIGH_RR is the highest eDP panel refresh rate read from EDID
454 * LOW_RR is the lowest eDP panel refresh rate found from EDID
455 * parsing for same resolution.
457 enum drrs_refresh_rate_type {
460 DRRS_MAX_RR, /* RR count */
463 enum drrs_support_type {
464 DRRS_NOT_SUPPORTED = 0,
465 STATIC_DRRS_SUPPORT = 1,
466 SEAMLESS_DRRS_SUPPORT = 2
472 struct delayed_work work;
474 unsigned busy_frontbuffer_bits;
475 enum drrs_refresh_rate_type refresh_rate_type;
476 enum drrs_support_type type;
482 #define I915_PSR_DEBUG_MODE_MASK 0x0f
483 #define I915_PSR_DEBUG_DEFAULT 0x00
484 #define I915_PSR_DEBUG_DISABLE 0x01
485 #define I915_PSR_DEBUG_ENABLE 0x02
486 #define I915_PSR_DEBUG_FORCE_PSR1 0x03
487 #define I915_PSR_DEBUG_IRQ 0x10
494 enum transcoder transcoder;
496 struct work_struct work;
497 unsigned busy_frontbuffer_bits;
498 bool sink_psr2_support;
500 bool colorimetry_support;
502 u8 sink_sync_latency;
503 ktime_t last_entry_attempt;
505 bool sink_not_reliable;
507 u16 su_x_granularity;
509 u32 dc3co_exit_delay;
510 struct delayed_work idle_work;
513 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
514 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
515 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
516 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
517 #define QUIRK_INCREASE_T12_DELAY (1<<6)
518 #define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
521 struct intel_fbc_work;
524 struct i2c_adapter adapter;
525 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
529 struct i2c_algo_bit_data bit_algo;
530 struct drm_i915_private *dev_priv;
533 struct i915_suspend_saved_registers {
536 u32 saveCACHE_MODE_0;
537 u32 saveMI_ARB_STATE;
541 u64 saveFENCE[I915_MAX_NUM_FENCES];
542 u32 savePCH_PORT_HOTPLUG;
546 struct vlv_s0ix_state;
548 #define MAX_L3_SLICES 2
549 struct intel_l3_parity {
550 u32 *remap_info[MAX_L3_SLICES];
551 struct work_struct error_work;
556 /** Memory allocator for GTT stolen memory */
557 struct drm_mm stolen;
558 /** Protects the usage of the GTT stolen memory allocator. This is
559 * always the inner lock when overlapping with struct_mutex. */
560 struct mutex stolen_lock;
562 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
566 * List of objects which are purgeable.
568 struct list_head purge_list;
571 * List of objects which have allocated pages and are shrinkable.
573 struct list_head shrink_list;
576 * List of objects which are pending destruction.
578 struct llist_head free_list;
579 struct work_struct free_work;
581 * Count of objects pending destructions. Used to skip needlessly
582 * waiting on an RCU barrier if no objects are waiting to be freed.
587 * Small stash of WC pages
589 struct pagestash wc_stash;
592 * tmpfs instance used for shmem backed objects
594 struct vfsmount *gemfs;
596 struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];
598 struct notifier_block oom_notifier;
599 struct notifier_block vmap_notifier;
600 struct shrinker shrinker;
603 * Workqueue to fault in userptr pages, flushed by the execbuf
604 * when required but otherwise left to userspace to try again
607 struct workqueue_struct *userptr_wq;
609 /* shrinker accounting, also useful for userland debugging */
614 #define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
616 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
617 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
619 #define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
620 #define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
622 #define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
624 struct ddi_vbt_port_info {
625 /* Non-NULL if port present. */
626 const struct child_device_config *child;
631 * This is an index in the HDMI/DVI DDI buffer translation table.
632 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
633 * populate this field.
635 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
642 u8 supports_typec_usb:1;
645 u8 alternate_aux_channel;
646 u8 alternate_ddc_pin;
650 int dp_max_link_rate; /* 0 for not limited by VBT */
653 enum psr_lines_to_wait {
654 PSR_0_LINES_TO_WAIT = 0,
660 struct intel_vbt_data {
661 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
662 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
665 unsigned int int_tv_support:1;
666 unsigned int lvds_dither:1;
667 unsigned int int_crt_support:1;
668 unsigned int lvds_use_ssc:1;
669 unsigned int int_lvds_support:1;
670 unsigned int display_clock_mode:1;
671 unsigned int fdi_rx_polarity_inverted:1;
672 unsigned int panel_type:4;
674 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
675 enum drm_panel_orientation orientation;
677 enum drrs_support_type drrs_type;
687 struct edp_power_seq pps;
693 bool require_aux_wakeup;
695 enum psr_lines_to_wait lines_to_wait;
696 int tp1_wakeup_time_us;
697 int tp2_tp3_wakeup_time_us;
698 int psr2_tp2_tp3_wakeup_time_us;
705 u8 min_brightness; /* min_brightness/255 of max */
706 u8 controller; /* brightness controller number */
707 enum intel_backlight_type type;
713 struct mipi_config *config;
714 struct mipi_pps_data *pps;
720 const u8 *sequence[MIPI_SEQ_MAX];
721 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
722 enum drm_panel_orientation orientation;
728 struct child_device_config *child_dev;
730 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
731 struct sdvo_device_mapping sdvo_mappings[2];
734 enum intel_ddb_partitioning {
736 INTEL_DDB_PART_5_6, /* IVB+ */
739 struct intel_wm_level {
747 struct ilk_wm_values {
753 enum intel_ddb_partitioning partitioning;
757 u16 plane[I915_MAX_PLANES];
767 struct vlv_wm_ddl_values {
768 u8 plane[I915_MAX_PLANES];
771 struct vlv_wm_values {
772 struct g4x_pipe_wm pipe[3];
774 struct vlv_wm_ddl_values ddl[3];
779 struct g4x_wm_values {
780 struct g4x_pipe_wm pipe[2];
782 struct g4x_sr_wm hpll;
788 struct skl_ddb_entry {
789 u16 start, end; /* in number of blocks, 'end' is exclusive */
792 static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
794 return entry->end - entry->start;
797 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
798 const struct skl_ddb_entry *e2)
800 if (e1->start == e2->start && e1->end == e2->end)
806 struct skl_ddb_allocation {
807 u8 enabled_slices; /* GEN11 has configurable 2 slices */
810 struct skl_ddb_values {
811 unsigned dirty_pipes;
812 struct skl_ddb_allocation ddb;
815 struct skl_wm_level {
823 /* Stores plane specific WM parameters */
824 struct skl_wm_params {
825 bool x_tiled, y_tiled;
830 u32 plane_pixel_rate;
832 u32 plane_bytes_per_line;
833 uint_fixed_16_16_t plane_blocks_per_line;
834 uint_fixed_16_16_t y_tile_minimum;
839 enum intel_pipe_crc_source {
840 INTEL_PIPE_CRC_SOURCE_NONE,
841 INTEL_PIPE_CRC_SOURCE_PLANE1,
842 INTEL_PIPE_CRC_SOURCE_PLANE2,
843 INTEL_PIPE_CRC_SOURCE_PLANE3,
844 INTEL_PIPE_CRC_SOURCE_PLANE4,
845 INTEL_PIPE_CRC_SOURCE_PLANE5,
846 INTEL_PIPE_CRC_SOURCE_PLANE6,
847 INTEL_PIPE_CRC_SOURCE_PLANE7,
848 INTEL_PIPE_CRC_SOURCE_PIPE,
849 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
850 INTEL_PIPE_CRC_SOURCE_TV,
851 INTEL_PIPE_CRC_SOURCE_DP_B,
852 INTEL_PIPE_CRC_SOURCE_DP_C,
853 INTEL_PIPE_CRC_SOURCE_DP_D,
854 INTEL_PIPE_CRC_SOURCE_AUTO,
855 INTEL_PIPE_CRC_SOURCE_MAX,
858 #define INTEL_PIPE_CRC_ENTRIES_NR 128
859 struct intel_pipe_crc {
862 enum intel_pipe_crc_source source;
865 struct i915_frontbuffer_tracking {
869 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
876 struct i915_virtual_gpu {
877 struct mutex lock; /* serialises sending of g2v_notify command pkts */
882 /* used in computing the new watermarks state */
883 struct intel_wm_config {
884 unsigned int num_pipes_active;
885 bool sprites_enabled;
889 struct intel_cdclk_state {
890 unsigned int cdclk, vco, ref, bypass;
894 struct drm_i915_private {
895 struct drm_device drm;
897 const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
898 struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
899 struct intel_driver_caps caps;
902 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
903 * end of stolen which we can optionally use to create GEM objects
904 * backed by stolen memory. Note that stolen_usable_size tells us
905 * exactly how much of this we are actually allowed to use, given that
906 * some portion of it is in fact reserved for use by hardware functions.
910 * Reseved portion of Data Stolen Memory
912 struct resource dsm_reserved;
915 * Stolen memory is segmented in hardware with different portions
916 * offlimits to certain functions.
918 * The drm_mm is initialised to the total accessible range, as found
919 * from the PCI config. On Broadwell+, this is further restricted to
920 * avoid the first page! The upper end of stolen memory is reserved for
921 * hardware functions and similarly removed from the accessible range.
923 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
925 struct intel_uncore uncore;
926 struct intel_uncore_mmio_debug mmio_debug;
928 struct i915_virtual_gpu vgpu;
930 struct intel_gvt *gvt;
932 struct intel_wopcm wopcm;
934 struct intel_csr csr;
936 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
938 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
939 * controller on different i2c buses. */
940 struct mutex gmbus_mutex;
943 * Base address of where the gmbus and gpio blocks are located (either
944 * on PCH or on SoC for platforms without PCH).
948 u32 hsw_psr_mmio_adjust;
950 /* MMIO base address for MIPI regs */
955 wait_queue_head_t gmbus_wait_queue;
957 struct pci_dev *bridge_dev;
959 /* Context used internally to idle the GPU and setup initial state */
960 struct i915_gem_context *kernel_context;
962 struct intel_engine_cs *engine[I915_NUM_ENGINES];
963 struct rb_root uabi_engines;
965 struct resource mch_res;
967 /* protects the irq masks */
970 bool display_irqs_enabled;
972 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
973 struct pm_qos_request pm_qos;
975 /* Sideband mailbox protection */
976 struct mutex sb_lock;
977 struct pm_qos_request sb_qos;
979 /** Cached value of IMR to avoid reads in updating the bitfield */
982 u32 de_irq_mask[I915_MAX_PIPES];
984 u32 pipestat_irq_mask[I915_MAX_PIPES];
986 struct i915_hotplug hotplug;
987 struct intel_fbc fbc;
988 struct i915_drrs drrs;
989 struct intel_opregion opregion;
990 struct intel_vbt_data vbt;
992 bool preserve_bios_swizzle;
995 struct intel_overlay *overlay;
997 /* backlight registers and fields in struct intel_panel */
998 struct mutex backlight_lock;
1000 /* protects panel power sequencer state */
1001 struct mutex pps_mutex;
1003 unsigned int fsb_freq, mem_freq, is_ddr3;
1004 unsigned int skl_preferred_vco_freq;
1005 unsigned int max_cdclk_freq;
1007 unsigned int max_dotclk_freq;
1008 unsigned int rawclk_freq;
1009 unsigned int hpll_freq;
1010 unsigned int fdi_pll_freq;
1011 unsigned int czclk_freq;
1014 * For reading holding any crtc lock is sufficient,
1015 * for writing must hold all of them.
1019 * The current logical cdclk state.
1020 * See intel_atomic_state.cdclk.logical
1022 struct intel_cdclk_state logical;
1024 * The current actual cdclk state.
1025 * See intel_atomic_state.cdclk.actual
1027 struct intel_cdclk_state actual;
1028 /* The current hardware cdclk state */
1029 struct intel_cdclk_state hw;
1031 /* cdclk, divider, and ratio table from bspec */
1032 const struct intel_cdclk_vals *table;
1034 int force_min_cdclk;
1038 * wq - Driver workqueue for GEM.
1040 * NOTE: Work items scheduled here are not allowed to grab any modeset
1041 * locks, for otherwise the flushing done in the pageflip code will
1042 * result in deadlocks.
1044 struct workqueue_struct *wq;
1046 /* ordered wq for modesets */
1047 struct workqueue_struct *modeset_wq;
1048 /* unbound hipri wq for page flips/plane updates */
1049 struct workqueue_struct *flip_wq;
1051 /* Display functions */
1052 struct drm_i915_display_funcs display;
1054 /* PCH chipset type */
1055 enum intel_pch pch_type;
1056 unsigned short pch_id;
1058 unsigned long quirks;
1060 struct drm_atomic_state *modeset_restore_state;
1061 struct drm_modeset_acquire_ctx reset_ctx;
1063 struct i915_ggtt ggtt; /* VM representing the global address space */
1065 struct i915_gem_mm mm;
1066 DECLARE_HASHTABLE(mm_structs, 7);
1067 struct mutex mm_lock;
1069 /* Kernel Modesetting */
1071 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1072 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1074 #ifdef CONFIG_DEBUG_FS
1075 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1078 /* dpll and cdclk state is protected by connection_mutex */
1079 int num_shared_dpll;
1080 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1081 const struct intel_dpll_mgr *dpll_mgr;
1084 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1085 * Must be global rather than per dpll, because on some platforms
1086 * plls share registers.
1088 struct mutex dpll_lock;
1091 * For reading active_pipes, min_cdclk, min_voltage_level holding
1092 * any crtc lock is sufficient, for writing must hold all of them.
1095 /* minimum acceptable cdclk for each pipe */
1096 int min_cdclk[I915_MAX_PIPES];
1097 /* minimum acceptable voltage level for each pipe */
1098 u8 min_voltage_level[I915_MAX_PIPES];
1100 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1102 struct i915_wa_list gt_wa_list;
1104 struct i915_frontbuffer_tracking fb_tracking;
1106 struct intel_atomic_helper {
1107 struct llist_head free_list;
1108 struct work_struct free_work;
1113 bool mchbar_need_disable;
1115 struct intel_l3_parity l3_parity;
1119 * Cannot be determined by PCIID. You must always read a register.
1123 struct i915_power_domains power_domains;
1125 struct i915_psr psr;
1127 struct i915_gpu_error gpu_error;
1129 struct drm_i915_gem_object *vlv_pctx;
1131 /* list of fbdev register on this device */
1132 struct intel_fbdev *fbdev;
1133 struct work_struct fbdev_suspend_work;
1135 struct drm_property *broadcast_rgb_property;
1136 struct drm_property *force_audio_property;
1138 /* hda/i915 audio component */
1139 struct i915_audio_component *audio_component;
1140 bool audio_component_registered;
1142 * av_mutex - mutex for audio/video sync
1145 struct mutex av_mutex;
1146 int audio_power_refcount;
1147 u32 audio_freq_cntrl;
1151 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1152 u32 chv_phy_control;
1154 * Shadows for CHV DPLL_MD regs to keep the state
1155 * checker somewhat working in the presence hardware
1156 * crappiness (can't read out DPLL_MD for pipes B & C).
1158 u32 chv_dpll_md[I915_MAX_PIPES];
1162 bool power_domains_suspended;
1163 struct i915_suspend_saved_registers regfile;
1164 struct vlv_s0ix_state *vlv_s0ix_state;
1167 I915_SAGV_UNKNOWN = 0,
1170 I915_SAGV_NOT_CONTROLLED
1173 u32 sagv_block_time_us;
1177 * Raw watermark latency values:
1178 * in 0.1us units for WM0,
1179 * in 0.5us units for WM1+.
1188 * Raw watermark memory latency values
1189 * for SKL for all 8 levels
1194 /* current hardware state */
1196 struct ilk_wm_values hw;
1197 struct skl_ddb_values skl_hw;
1198 struct vlv_wm_values vlv;
1199 struct g4x_wm_values g4x;
1205 * Should be held around atomic WM register writing; also
1206 * protects * intel_crtc->wm.active and
1207 * crtc_state->wm.need_postvbl_update.
1209 struct mutex wm_mutex;
1212 * Set during HW readout of watermarks/DDB. Some platforms
1213 * need to know when we're still using BIOS-provided values
1214 * (which we don't fully trust).
1216 bool distrust_bios_wm;
1225 bool symmetric_memory;
1226 enum intel_dram_type {
1235 struct intel_bw_info {
1236 unsigned int deratedbw[3]; /* for each QGV point */
1241 struct drm_private_obj bw_obj;
1243 struct intel_runtime_pm runtime_pm;
1245 struct i915_perf perf;
1247 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1251 struct notifier_block pm_notifier;
1253 struct i915_gem_contexts {
1254 spinlock_t lock; /* locks list */
1255 struct list_head list;
1257 struct llist_head free_list;
1258 struct work_struct free_work;
1264 /* For i915gm/i945gm vblank irq workaround */
1267 /* perform PHY state sanity checks? */
1268 bool chv_phy_assert[2];
1272 /* Used to save the pipe-to-encoder mapping for audio */
1273 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1275 /* necessary resource sharing with HDMI LPE audio driver. */
1277 struct platform_device *platdev;
1281 struct i915_pmu pmu;
1283 struct i915_hdcp_comp_master *hdcp_master;
1284 bool hdcp_comp_added;
1286 /* Mutex to protect the above hdcp component related values. */
1287 struct mutex hdcp_comp_mutex;
1290 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1291 * will be rejected. Instead look for a better place.
1295 struct dram_dimm_info {
1296 u8 size, width, ranks;
1299 struct dram_channel_info {
1300 struct dram_dimm_info dimm_l, dimm_s;
1305 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1307 return container_of(dev, struct drm_i915_private, drm);
1310 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
1312 return dev_get_drvdata(kdev);
1315 static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
1317 return pci_get_drvdata(pdev);
1320 /* Simple iterator over all initialised engines */
1321 #define for_each_engine(engine__, dev_priv__, id__) \
1323 (id__) < I915_NUM_ENGINES; \
1325 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1327 /* Iterator over subset of engines selected by mask */
1328 #define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1329 for ((tmp__) = (mask__) & INTEL_INFO((gt__)->i915)->engine_mask; \
1331 ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1334 #define rb_to_uabi_engine(rb) \
1335 rb_entry_safe(rb, struct intel_engine_cs, uabi_node)
1337 #define for_each_uabi_engine(engine__, i915__) \
1338 for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
1340 (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))
1342 #define I915_GTT_OFFSET_NONE ((u32)-1)
1345 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1346 * considered to be the frontbuffer for the given plane interface-wise. This
1347 * doesn't mean that the hw necessarily already scans it out, but that any
1348 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1350 * We have one bit per pipe and per scanout plane type.
1352 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1353 #define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
1354 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
1355 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
1356 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
1358 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1359 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1360 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1361 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
1362 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1364 #define INTEL_INFO(dev_priv) (&(dev_priv)->__info)
1365 #define RUNTIME_INFO(dev_priv) (&(dev_priv)->__runtime)
1366 #define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
1368 #define INTEL_GEN(dev_priv) (INTEL_INFO(dev_priv)->gen)
1369 #define INTEL_DEVID(dev_priv) (RUNTIME_INFO(dev_priv)->device_id)
1371 #define REVID_FOREVER 0xff
1372 #define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
1374 #define INTEL_GEN_MASK(s, e) ( \
1375 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
1376 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
1377 GENMASK((e) - 1, (s) - 1))
1379 /* Returns true if Gen is in inclusive range [Start, End] */
1380 #define IS_GEN_RANGE(dev_priv, s, e) \
1381 (!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1383 #define IS_GEN(dev_priv, n) \
1384 (BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1385 INTEL_INFO(dev_priv)->gen == (n))
1387 #define HAS_DSB(dev_priv) (INTEL_INFO(dev_priv)->display.has_dsb)
1390 * Return true if revision is in range [since,until] inclusive.
1392 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
1394 #define IS_REVID(p, since, until) \
1395 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
1397 static __always_inline unsigned int
1398 __platform_mask_index(const struct intel_runtime_info *info,
1399 enum intel_platform p)
1401 const unsigned int pbits =
1402 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1404 /* Expand the platform_mask array if this fails. */
1405 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1406 pbits * ARRAY_SIZE(info->platform_mask));
1411 static __always_inline unsigned int
1412 __platform_mask_bit(const struct intel_runtime_info *info,
1413 enum intel_platform p)
1415 const unsigned int pbits =
1416 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1418 return p % pbits + INTEL_SUBPLATFORM_BITS;
1422 intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
1424 const unsigned int pi = __platform_mask_index(info, p);
1426 return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
1429 static __always_inline bool
1430 IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
1432 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1433 const unsigned int pi = __platform_mask_index(info, p);
1434 const unsigned int pb = __platform_mask_bit(info, p);
1436 BUILD_BUG_ON(!__builtin_constant_p(p));
1438 return info->platform_mask[pi] & BIT(pb);
1441 static __always_inline bool
1442 IS_SUBPLATFORM(const struct drm_i915_private *i915,
1443 enum intel_platform p, unsigned int s)
1445 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1446 const unsigned int pi = __platform_mask_index(info, p);
1447 const unsigned int pb = __platform_mask_bit(info, p);
1448 const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
1449 const u32 mask = info->platform_mask[pi];
1451 BUILD_BUG_ON(!__builtin_constant_p(p));
1452 BUILD_BUG_ON(!__builtin_constant_p(s));
1453 BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);
1455 /* Shift and test on the MSB position so sign flag can be used. */
1456 return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
1459 #define IS_MOBILE(dev_priv) (INTEL_INFO(dev_priv)->is_mobile)
1460 #define IS_DGFX(dev_priv) (INTEL_INFO(dev_priv)->is_dgfx)
1462 #define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
1463 #define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
1464 #define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
1465 #define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
1466 #define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
1467 #define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
1468 #define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
1469 #define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
1470 #define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
1471 #define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
1472 #define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
1473 #define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
1474 #define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
1475 #define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
1476 #define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
1477 #define IS_IRONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
1478 #define IS_IRONLAKE_M(dev_priv) \
1479 (IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1480 #define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1481 #define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
1482 INTEL_INFO(dev_priv)->gt == 1)
1483 #define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
1484 #define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
1485 #define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
1486 #define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
1487 #define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
1488 #define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
1489 #define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
1490 #define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
1491 #define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1492 #define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1493 #define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1494 #define IS_ELKHARTLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1495 #define IS_TIGERLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1496 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
1497 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1498 #define IS_BDW_ULT(dev_priv) \
1499 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
1500 #define IS_BDW_ULX(dev_priv) \
1501 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1502 #define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
1503 INTEL_INFO(dev_priv)->gt == 3)
1504 #define IS_HSW_ULT(dev_priv) \
1505 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1506 #define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
1507 INTEL_INFO(dev_priv)->gt == 3)
1508 #define IS_HSW_GT1(dev_priv) (IS_HASWELL(dev_priv) && \
1509 INTEL_INFO(dev_priv)->gt == 1)
1510 /* ULX machines are also considered ULT. */
1511 #define IS_HSW_ULX(dev_priv) \
1512 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
1513 #define IS_SKL_ULT(dev_priv) \
1514 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
1515 #define IS_SKL_ULX(dev_priv) \
1516 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
1517 #define IS_KBL_ULT(dev_priv) \
1518 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
1519 #define IS_KBL_ULX(dev_priv) \
1520 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1521 #define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
1522 INTEL_INFO(dev_priv)->gt == 2)
1523 #define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
1524 INTEL_INFO(dev_priv)->gt == 3)
1525 #define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
1526 INTEL_INFO(dev_priv)->gt == 4)
1527 #define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
1528 INTEL_INFO(dev_priv)->gt == 2)
1529 #define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
1530 INTEL_INFO(dev_priv)->gt == 3)
1531 #define IS_CFL_ULT(dev_priv) \
1532 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1533 #define IS_CFL_ULX(dev_priv) \
1534 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1535 #define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
1536 INTEL_INFO(dev_priv)->gt == 2)
1537 #define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
1538 INTEL_INFO(dev_priv)->gt == 3)
1539 #define IS_CNL_WITH_PORT_F(dev_priv) \
1540 IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
1541 #define IS_ICL_WITH_PORT_F(dev_priv) \
1542 IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1544 #define SKL_REVID_A0 0x0
1545 #define SKL_REVID_B0 0x1
1546 #define SKL_REVID_C0 0x2
1547 #define SKL_REVID_D0 0x3
1548 #define SKL_REVID_E0 0x4
1549 #define SKL_REVID_F0 0x5
1550 #define SKL_REVID_G0 0x6
1551 #define SKL_REVID_H0 0x7
1553 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
1555 #define BXT_REVID_A0 0x0
1556 #define BXT_REVID_A1 0x1
1557 #define BXT_REVID_B0 0x3
1558 #define BXT_REVID_B_LAST 0x8
1559 #define BXT_REVID_C0 0x9
1561 #define IS_BXT_REVID(dev_priv, since, until) \
1562 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1564 #define KBL_REVID_A0 0x0
1565 #define KBL_REVID_B0 0x1
1566 #define KBL_REVID_C0 0x2
1567 #define KBL_REVID_D0 0x3
1568 #define KBL_REVID_E0 0x4
1570 #define IS_KBL_REVID(dev_priv, since, until) \
1571 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
1573 #define GLK_REVID_A0 0x0
1574 #define GLK_REVID_A1 0x1
1576 #define IS_GLK_REVID(dev_priv, since, until) \
1577 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
1579 #define CNL_REVID_A0 0x0
1580 #define CNL_REVID_B0 0x1
1581 #define CNL_REVID_C0 0x2
1583 #define IS_CNL_REVID(p, since, until) \
1584 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
1586 #define ICL_REVID_A0 0x0
1587 #define ICL_REVID_A2 0x1
1588 #define ICL_REVID_B0 0x3
1589 #define ICL_REVID_B2 0x4
1590 #define ICL_REVID_C0 0x5
1592 #define IS_ICL_REVID(p, since, until) \
1593 (IS_ICELAKE(p) && IS_REVID(p, since, until))
1595 #define TGL_REVID_A0 0x0
1597 #define IS_TGL_REVID(p, since, until) \
1598 (IS_TIGERLAKE(p) && IS_REVID(p, since, until))
1600 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
1601 #define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
1602 #define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1604 #define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
1606 #define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({ \
1607 unsigned int first__ = (first); \
1608 unsigned int count__ = (count); \
1609 (INTEL_INFO(dev_priv)->engine_mask & \
1610 GENMASK(first__ + count__ - 1, first__)) >> first__; \
1612 #define VDBOX_MASK(dev_priv) \
1613 ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
1614 #define VEBOX_MASK(dev_priv) \
1615 ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)
1617 #define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc)
1618 #define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop)
1619 #define HAS_EDRAM(dev_priv) ((dev_priv)->edram_size_mb)
1620 #define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
1621 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1623 #define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical)
1625 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1626 (INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1627 #define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1628 (INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1629 #define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1630 (INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1632 #define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
1634 #define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1635 #define HAS_PPGTT(dev_priv) \
1636 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
1637 #define HAS_FULL_PPGTT(dev_priv) \
1638 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
1640 #define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
1641 GEM_BUG_ON((sizes) == 0); \
1642 ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1645 #define HAS_OVERLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_overlay)
1646 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1647 (INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1649 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1650 #define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
1652 /* WaRsDisableCoarsePowerGating:skl,cnl */
1653 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
1654 (IS_CANNONLAKE(dev_priv) || \
1655 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1657 #define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
1658 #define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
1659 IS_GEMINILAKE(dev_priv) || \
1660 IS_KABYLAKE(dev_priv))
1662 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1663 * rows, which changed the alignment requirements and fence programming.
1665 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1666 !(IS_I915G(dev_priv) || \
1667 IS_I915GM(dev_priv)))
1668 #define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv)
1669 #define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug)
1671 #define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
1672 #define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc)
1673 #define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1675 #define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1677 #define HAS_DP_MST(dev_priv) (INTEL_INFO(dev_priv)->display.has_dp_mst)
1679 #define HAS_DDI(dev_priv) (INTEL_INFO(dev_priv)->display.has_ddi)
1680 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
1681 #define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr)
1682 #define HAS_TRANSCODER_EDP(dev_priv) (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
1684 #define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6)
1685 #define HAS_RC6p(dev_priv) (INTEL_INFO(dev_priv)->has_rc6p)
1686 #define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
1688 #define HAS_RPS(dev_priv) (INTEL_INFO(dev_priv)->has_rps)
1690 #define HAS_CSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_csr)
1692 #define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
1693 #define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1695 #define HAS_IPC(dev_priv) (INTEL_INFO(dev_priv)->display.has_ipc)
1697 #define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1698 #define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1700 #define HAS_GT_UC(dev_priv) (INTEL_INFO(dev_priv)->has_gt_uc)
1702 /* Having GuC is not the same as using GuC */
1703 #define USES_GUC(dev_priv) intel_uc_uses_guc(&(dev_priv)->gt.uc)
1704 #define USES_GUC_SUBMISSION(dev_priv) intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
1706 #define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu)
1708 #define HAS_GLOBAL_MOCS_REGISTERS(dev_priv) (INTEL_INFO(dev_priv)->has_global_mocs)
1711 #define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1713 #define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1715 /* DPF == dynamic parity feature */
1716 #define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1717 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
1718 2 : HAS_L3_DPF(dev_priv))
1720 #define GT_FREQUENCY_MULTIPLIER 50
1721 #define GEN9_FREQ_SCALER 3
1723 #define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1725 #define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1727 /* Only valid when HAS_DISPLAY() is true */
1728 #define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)
1730 static inline bool intel_vtd_active(void)
1732 #ifdef CONFIG_INTEL_IOMMU
1733 if (intel_iommu_gfx_mapped)
1739 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
1741 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
1745 intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
1747 return IS_BROXTON(dev_priv) && intel_vtd_active();
1751 #ifdef CONFIG_COMPAT
1752 long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
1754 #define i915_compat_ioctl NULL
1756 extern const struct dev_pm_ops i915_pm_ops;
1758 int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1759 void i915_driver_remove(struct drm_i915_private *i915);
1761 int i915_resume_switcheroo(struct drm_i915_private *i915);
1762 int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1764 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1766 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
1768 return dev_priv->gvt;
1771 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
1773 return dev_priv->vgpu.active;
1776 int i915_getparam_ioctl(struct drm_device *dev, void *data,
1777 struct drm_file *file_priv);
1780 int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
1781 void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1782 void i915_gem_sanitize(struct drm_i915_private *i915);
1783 void i915_gem_init_early(struct drm_i915_private *dev_priv);
1784 void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1785 int i915_gem_freeze(struct drm_i915_private *dev_priv);
1786 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
1788 struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);
1790 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
1793 * A single pass should suffice to release all the freed objects (along
1794 * most call paths) , but be a little more paranoid in that freeing
1795 * the objects does take a little amount of time, during which the rcu
1796 * callbacks could have added new objects into the freed list, and
1797 * armed the work again.
1799 while (atomic_read(&i915->mm.free_count)) {
1800 flush_work(&i915->mm.free_work);
1805 static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
1808 * Similar to objects above (see i915_gem_drain_freed-objects), in
1809 * general we have workers that are armed by RCU and then rearm
1810 * themselves in their callbacks. To be paranoid, we need to
1811 * drain the workqueue a second time after waiting for the RCU
1812 * grace period so that we catch work queued via RCU from the first
1813 * pass. As neither drain_workqueue() nor flush_workqueue() report
1814 * a result, we make an assumption that we only don't require more
1815 * than 3 passes to catch all _recursive_ RCU delayed work.
1820 flush_workqueue(i915->wq);
1822 i915_gem_drain_freed_objects(i915);
1824 drain_workqueue(i915->wq);
1827 struct i915_vma * __must_check
1828 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
1829 const struct i915_ggtt_view *view,
1834 int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
1835 unsigned long flags);
1836 #define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1838 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
1840 static inline int __must_check
1841 i915_mutex_lock_interruptible(struct drm_device *dev)
1843 return mutex_lock_interruptible(&dev->struct_mutex);
1846 int i915_gem_dumb_create(struct drm_file *file_priv,
1847 struct drm_device *dev,
1848 struct drm_mode_create_dumb *args);
1849 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1850 u32 handle, u64 *offset);
1851 int i915_gem_mmap_gtt_version(void);
1853 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1855 static inline u32 i915_reset_count(struct i915_gpu_error *error)
1857 return atomic_read(&error->reset_count);
1860 static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1861 struct intel_engine_cs *engine)
1863 return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1866 void i915_gem_init_mmio(struct drm_i915_private *i915);
1867 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1868 void i915_gem_driver_register(struct drm_i915_private *i915);
1869 void i915_gem_driver_unregister(struct drm_i915_private *i915);
1870 void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1871 void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1872 void i915_gem_suspend(struct drm_i915_private *dev_priv);
1873 void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1874 void i915_gem_resume(struct drm_i915_private *dev_priv);
1875 vm_fault_t i915_gem_fault(struct vm_fault *vmf);
1877 int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1878 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1880 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1881 enum i915_cache_level cache_level);
1883 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1884 struct dma_buf *dma_buf);
1886 struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1888 static inline struct i915_gem_context *
1889 __i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
1891 return idr_find(&file_priv->context_idr, id);
1894 static inline struct i915_gem_context *
1895 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
1897 struct i915_gem_context *ctx;
1900 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
1901 if (ctx && !kref_get_unless_zero(&ctx->ref))
1908 /* i915_gem_evict.c */
1909 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1910 u64 min_size, u64 alignment,
1911 unsigned long color,
1914 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
1915 struct drm_mm_node *node,
1916 unsigned int flags);
1917 int i915_gem_evict_vm(struct i915_address_space *vm);
1919 /* i915_gem_internal.c */
1920 struct drm_i915_gem_object *
1921 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1924 /* i915_gem_tiling.c */
1925 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1927 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1929 return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1930 i915_gem_object_is_tiled(obj);
1933 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
1934 unsigned int tiling, unsigned int stride);
1935 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
1936 unsigned int tiling, unsigned int stride);
1938 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1940 /* i915_cmd_parser.c */
1941 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1942 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1943 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1944 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1945 struct drm_i915_gem_object *batch_obj,
1946 struct drm_i915_gem_object *shadow_batch_obj,
1947 u32 batch_start_offset,
1951 /* intel_device_info.c */
1952 static inline struct intel_device_info *
1953 mkwrite_device_info(struct drm_i915_private *dev_priv)
1955 return (struct intel_device_info *)INTEL_INFO(dev_priv);
1958 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1959 struct drm_file *file);
1961 #define __I915_REG_OP(op__, dev_priv__, ...) \
1962 intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1964 #define I915_READ(reg__) __I915_REG_OP(read, dev_priv, (reg__))
1965 #define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1967 #define POSTING_READ(reg__) __I915_REG_OP(posting_read, dev_priv, (reg__))
1969 /* These are untraced mmio-accessors that are only valid to be used inside
1970 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1973 * Think twice, and think again, before using these.
1975 * As an example, these accessors can possibly be used between:
1977 * spin_lock_irq(&dev_priv->uncore.lock);
1978 * intel_uncore_forcewake_get__locked();
1982 * intel_uncore_forcewake_put__locked();
1983 * spin_unlock_irq(&dev_priv->uncore.lock);
1986 * Note: some registers may not need forcewake held, so
1987 * intel_uncore_forcewake_{get,put} can be omitted, see
1988 * intel_uncore_forcewake_for_reg().
1990 * Certain architectures will die if the same cacheline is concurrently accessed
1991 * by different clients (e.g. on Ivybridge). Access to registers should
1992 * therefore generally be serialised, by either the dev_priv->uncore.lock or
1993 * a more localised lock guarding all access to that bank of registers.
1995 #define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
1996 #define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
1998 /* register wait wrappers for display regs */
1999 #define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
2000 intel_wait_for_register(&(dev_priv_)->uncore, \
2001 (reg_), (mask_), (value_), (timeout_))
2003 #define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({ \
2004 u32 mask__ = (mask_); \
2005 intel_de_wait_for_register((dev_priv_), (reg_), \
2006 mask__, mask__, (timeout_)); \
2009 #define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
2010 intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))
2013 int remap_io_mapping(struct vm_area_struct *vma,
2014 unsigned long addr, unsigned long pfn, unsigned long size,
2015 struct io_mapping *iomap);
2017 static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
2019 if (INTEL_GEN(i915) >= 10)
2020 return CNL_HWS_CSB_WRITE_INDEX;
2022 return I915_HWS_CSB_WRITE_INDEX;
2025 static inline enum i915_map_type
2026 i915_coherent_map_type(struct drm_i915_private *i915)
2028 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;