]> asedeno.scripts.mit.edu Git - linux.git/blob - drivers/gpu/drm/i915/i915_drv.h
f41496405484c427cf2918b54d60850f9d76aa95
[linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/reservation.h>
45 #include <linux/shmem_fs.h>
46
47 #include <drm/drmP.h>
48 #include <drm/intel-gtt.h>
49 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50 #include <drm/drm_gem.h>
51 #include <drm/drm_auth.h>
52 #include <drm/drm_cache.h>
53
54 #include "i915_params.h"
55 #include "i915_reg.h"
56 #include "i915_utils.h"
57
58 #include "intel_bios.h"
59 #include "intel_dpll_mgr.h"
60 #include "intel_uc.h"
61 #include "intel_lrc.h"
62 #include "intel_ringbuffer.h"
63
64 #include "i915_gem.h"
65 #include "i915_gem_context.h"
66 #include "i915_gem_fence_reg.h"
67 #include "i915_gem_object.h"
68 #include "i915_gem_gtt.h"
69 #include "i915_gem_render_state.h"
70 #include "i915_gem_request.h"
71 #include "i915_gem_timeline.h"
72
73 #include "i915_vma.h"
74
75 #include "intel_gvt.h"
76
77 /* General customization:
78  */
79
80 #define DRIVER_NAME             "i915"
81 #define DRIVER_DESC             "Intel Graphics"
82 #define DRIVER_DATE             "20170206"
83 #define DRIVER_TIMESTAMP        1486372993
84
85 #undef WARN_ON
86 /* Many gcc seem to no see through this and fall over :( */
87 #if 0
88 #define WARN_ON(x) ({ \
89         bool __i915_warn_cond = (x); \
90         if (__builtin_constant_p(__i915_warn_cond)) \
91                 BUILD_BUG_ON(__i915_warn_cond); \
92         WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93 #else
94 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
95 #endif
96
97 #undef WARN_ON_ONCE
98 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
99
100 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101                              (long) (x), __func__);
102
103 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105  * which may not necessarily be a user visible problem.  This will either
106  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107  * enable distros and users to tailor their preferred amount of i915 abrt
108  * spam.
109  */
110 #define I915_STATE_WARN(condition, format...) ({                        \
111         int __ret_warn_on = !!(condition);                              \
112         if (unlikely(__ret_warn_on))                                    \
113                 if (!WARN(i915.verbose_state_checks, format))           \
114                         DRM_ERROR(format);                              \
115         unlikely(__ret_warn_on);                                        \
116 })
117
118 #define I915_STATE_WARN_ON(x)                                           \
119         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
120
121 bool __i915_inject_load_failure(const char *func, int line);
122 #define i915_inject_load_failure() \
123         __i915_inject_load_failure(__func__, __LINE__)
124
125 typedef struct {
126         uint32_t val;
127 } uint_fixed_16_16_t;
128
129 #define FP_16_16_MAX ({ \
130         uint_fixed_16_16_t fp; \
131         fp.val = UINT_MAX; \
132         fp; \
133 })
134
135 static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136 {
137         uint_fixed_16_16_t fp;
138
139         WARN_ON(val >> 16);
140
141         fp.val = val << 16;
142         return fp;
143 }
144
145 static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146 {
147         return DIV_ROUND_UP(fp.val, 1 << 16);
148 }
149
150 static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151 {
152         return fp.val >> 16;
153 }
154
155 static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156                                                  uint_fixed_16_16_t min2)
157 {
158         uint_fixed_16_16_t min;
159
160         min.val = min(min1.val, min2.val);
161         return min;
162 }
163
164 static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165                                                  uint_fixed_16_16_t max2)
166 {
167         uint_fixed_16_16_t max;
168
169         max.val = max(max1.val, max2.val);
170         return max;
171 }
172
173 static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174                                                           uint32_t d)
175 {
176         uint_fixed_16_16_t fp, res;
177
178         fp = u32_to_fixed_16_16(val);
179         res.val = DIV_ROUND_UP(fp.val, d);
180         return res;
181 }
182
183 static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184                                                               uint32_t d)
185 {
186         uint_fixed_16_16_t res;
187         uint64_t interm_val;
188
189         interm_val = (uint64_t)val << 16;
190         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191         WARN_ON(interm_val >> 32);
192         res.val = (uint32_t) interm_val;
193
194         return res;
195 }
196
197 static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198                                                      uint_fixed_16_16_t mul)
199 {
200         uint64_t intermediate_val;
201         uint_fixed_16_16_t fp;
202
203         intermediate_val = (uint64_t) val * mul.val;
204         WARN_ON(intermediate_val >> 32);
205         fp.val = (uint32_t) intermediate_val;
206         return fp;
207 }
208
209 static inline const char *yesno(bool v)
210 {
211         return v ? "yes" : "no";
212 }
213
214 static inline const char *onoff(bool v)
215 {
216         return v ? "on" : "off";
217 }
218
219 static inline const char *enableddisabled(bool v)
220 {
221         return v ? "enabled" : "disabled";
222 }
223
224 enum pipe {
225         INVALID_PIPE = -1,
226         PIPE_A = 0,
227         PIPE_B,
228         PIPE_C,
229         _PIPE_EDP,
230         I915_MAX_PIPES = _PIPE_EDP
231 };
232 #define pipe_name(p) ((p) + 'A')
233
234 enum transcoder {
235         TRANSCODER_A = 0,
236         TRANSCODER_B,
237         TRANSCODER_C,
238         TRANSCODER_EDP,
239         TRANSCODER_DSI_A,
240         TRANSCODER_DSI_C,
241         I915_MAX_TRANSCODERS
242 };
243
244 static inline const char *transcoder_name(enum transcoder transcoder)
245 {
246         switch (transcoder) {
247         case TRANSCODER_A:
248                 return "A";
249         case TRANSCODER_B:
250                 return "B";
251         case TRANSCODER_C:
252                 return "C";
253         case TRANSCODER_EDP:
254                 return "EDP";
255         case TRANSCODER_DSI_A:
256                 return "DSI A";
257         case TRANSCODER_DSI_C:
258                 return "DSI C";
259         default:
260                 return "<invalid>";
261         }
262 }
263
264 static inline bool transcoder_is_dsi(enum transcoder transcoder)
265 {
266         return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267 }
268
269 /*
270  * Global legacy plane identifier. Valid only for primary/sprite
271  * planes on pre-g4x, and only for primary planes on g4x+.
272  */
273 enum plane {
274         PLANE_A,
275         PLANE_B,
276         PLANE_C,
277 };
278 #define plane_name(p) ((p) + 'A')
279
280 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
281
282 /*
283  * Per-pipe plane identifier.
284  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285  * number of planes per CRTC.  Not all platforms really have this many planes,
286  * which means some arrays of size I915_MAX_PLANES may have unused entries
287  * between the topmost sprite plane and the cursor plane.
288  *
289  * This is expected to be passed to various register macros
290  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291  */
292 enum plane_id {
293         PLANE_PRIMARY,
294         PLANE_SPRITE0,
295         PLANE_SPRITE1,
296         PLANE_CURSOR,
297         I915_MAX_PLANES,
298 };
299
300 #define for_each_plane_id_on_crtc(__crtc, __p) \
301         for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
302                 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
303
304 enum port {
305         PORT_NONE = -1,
306         PORT_A = 0,
307         PORT_B,
308         PORT_C,
309         PORT_D,
310         PORT_E,
311         I915_MAX_PORTS
312 };
313 #define port_name(p) ((p) + 'A')
314
315 #define I915_NUM_PHYS_VLV 2
316
317 enum dpio_channel {
318         DPIO_CH0,
319         DPIO_CH1
320 };
321
322 enum dpio_phy {
323         DPIO_PHY0,
324         DPIO_PHY1,
325         DPIO_PHY2,
326 };
327
328 enum intel_display_power_domain {
329         POWER_DOMAIN_PIPE_A,
330         POWER_DOMAIN_PIPE_B,
331         POWER_DOMAIN_PIPE_C,
332         POWER_DOMAIN_PIPE_A_PANEL_FITTER,
333         POWER_DOMAIN_PIPE_B_PANEL_FITTER,
334         POWER_DOMAIN_PIPE_C_PANEL_FITTER,
335         POWER_DOMAIN_TRANSCODER_A,
336         POWER_DOMAIN_TRANSCODER_B,
337         POWER_DOMAIN_TRANSCODER_C,
338         POWER_DOMAIN_TRANSCODER_EDP,
339         POWER_DOMAIN_TRANSCODER_DSI_A,
340         POWER_DOMAIN_TRANSCODER_DSI_C,
341         POWER_DOMAIN_PORT_DDI_A_LANES,
342         POWER_DOMAIN_PORT_DDI_B_LANES,
343         POWER_DOMAIN_PORT_DDI_C_LANES,
344         POWER_DOMAIN_PORT_DDI_D_LANES,
345         POWER_DOMAIN_PORT_DDI_E_LANES,
346         POWER_DOMAIN_PORT_DSI,
347         POWER_DOMAIN_PORT_CRT,
348         POWER_DOMAIN_PORT_OTHER,
349         POWER_DOMAIN_VGA,
350         POWER_DOMAIN_AUDIO,
351         POWER_DOMAIN_PLLS,
352         POWER_DOMAIN_AUX_A,
353         POWER_DOMAIN_AUX_B,
354         POWER_DOMAIN_AUX_C,
355         POWER_DOMAIN_AUX_D,
356         POWER_DOMAIN_GMBUS,
357         POWER_DOMAIN_MODESET,
358         POWER_DOMAIN_INIT,
359
360         POWER_DOMAIN_NUM,
361 };
362
363 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
364 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
365                 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
366 #define POWER_DOMAIN_TRANSCODER(tran) \
367         ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
368          (tran) + POWER_DOMAIN_TRANSCODER_A)
369
370 enum hpd_pin {
371         HPD_NONE = 0,
372         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
373         HPD_CRT,
374         HPD_SDVO_B,
375         HPD_SDVO_C,
376         HPD_PORT_A,
377         HPD_PORT_B,
378         HPD_PORT_C,
379         HPD_PORT_D,
380         HPD_PORT_E,
381         HPD_NUM_PINS
382 };
383
384 #define for_each_hpd_pin(__pin) \
385         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
386
387 struct i915_hotplug {
388         struct work_struct hotplug_work;
389
390         struct {
391                 unsigned long last_jiffies;
392                 int count;
393                 enum {
394                         HPD_ENABLED = 0,
395                         HPD_DISABLED = 1,
396                         HPD_MARK_DISABLED = 2
397                 } state;
398         } stats[HPD_NUM_PINS];
399         u32 event_bits;
400         struct delayed_work reenable_work;
401
402         struct intel_digital_port *irq_port[I915_MAX_PORTS];
403         u32 long_port_mask;
404         u32 short_port_mask;
405         struct work_struct dig_port_work;
406
407         struct work_struct poll_init_work;
408         bool poll_enabled;
409
410         /*
411          * if we get a HPD irq from DP and a HPD irq from non-DP
412          * the non-DP HPD could block the workqueue on a mode config
413          * mutex getting, that userspace may have taken. However
414          * userspace is waiting on the DP workqueue to run which is
415          * blocked behind the non-DP one.
416          */
417         struct workqueue_struct *dp_wq;
418 };
419
420 #define I915_GEM_GPU_DOMAINS \
421         (I915_GEM_DOMAIN_RENDER | \
422          I915_GEM_DOMAIN_SAMPLER | \
423          I915_GEM_DOMAIN_COMMAND | \
424          I915_GEM_DOMAIN_INSTRUCTION | \
425          I915_GEM_DOMAIN_VERTEX)
426
427 #define for_each_pipe(__dev_priv, __p) \
428         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
429 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
430         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
431                 for_each_if ((__mask) & (1 << (__p)))
432 #define for_each_universal_plane(__dev_priv, __pipe, __p)               \
433         for ((__p) = 0;                                                 \
434              (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
435              (__p)++)
436 #define for_each_sprite(__dev_priv, __p, __s)                           \
437         for ((__s) = 0;                                                 \
438              (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];        \
439              (__s)++)
440
441 #define for_each_port_masked(__port, __ports_mask) \
442         for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)  \
443                 for_each_if ((__ports_mask) & (1 << (__port)))
444
445 #define for_each_crtc(dev, crtc) \
446         list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
447
448 #define for_each_intel_plane(dev, intel_plane) \
449         list_for_each_entry(intel_plane,                        \
450                             &(dev)->mode_config.plane_list,     \
451                             base.head)
452
453 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)         \
454         list_for_each_entry(intel_plane,                                \
455                             &(dev)->mode_config.plane_list,             \
456                             base.head)                                  \
457                 for_each_if ((plane_mask) &                             \
458                              (1 << drm_plane_index(&intel_plane->base)))
459
460 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)      \
461         list_for_each_entry(intel_plane,                                \
462                             &(dev)->mode_config.plane_list,             \
463                             base.head)                                  \
464                 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
465
466 #define for_each_intel_crtc(dev, intel_crtc)                            \
467         list_for_each_entry(intel_crtc,                                 \
468                             &(dev)->mode_config.crtc_list,              \
469                             base.head)
470
471 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)            \
472         list_for_each_entry(intel_crtc,                                 \
473                             &(dev)->mode_config.crtc_list,              \
474                             base.head)                                  \
475                 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
476
477 #define for_each_intel_encoder(dev, intel_encoder)              \
478         list_for_each_entry(intel_encoder,                      \
479                             &(dev)->mode_config.encoder_list,   \
480                             base.head)
481
482 #define for_each_intel_connector(dev, intel_connector)          \
483         list_for_each_entry(intel_connector,                    \
484                             &(dev)->mode_config.connector_list, \
485                             base.head)
486
487 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
488         list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
489                 for_each_if ((intel_encoder)->base.crtc == (__crtc))
490
491 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
492         list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
493                 for_each_if ((intel_connector)->base.encoder == (__encoder))
494
495 #define for_each_power_domain(domain, mask)                             \
496         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
497                 for_each_if ((1 << (domain)) & (mask))
498
499 struct drm_i915_private;
500 struct i915_mm_struct;
501 struct i915_mmu_object;
502
503 struct drm_i915_file_private {
504         struct drm_i915_private *dev_priv;
505         struct drm_file *file;
506
507         struct {
508                 spinlock_t lock;
509                 struct list_head request_list;
510 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
511  * chosen to prevent the CPU getting more than a frame ahead of the GPU
512  * (when using lax throttling for the frontbuffer). We also use it to
513  * offer free GPU waitboosts for severely congested workloads.
514  */
515 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
516         } mm;
517         struct idr context_idr;
518
519         struct intel_rps_client {
520                 struct list_head link;
521                 unsigned boosts;
522         } rps;
523
524         unsigned int bsd_engine;
525
526 /* Client can have a maximum of 3 contexts banned before
527  * it is denied of creating new contexts. As one context
528  * ban needs 4 consecutive hangs, and more if there is
529  * progress in between, this is a last resort stop gap measure
530  * to limit the badly behaving clients access to gpu.
531  */
532 #define I915_MAX_CLIENT_CONTEXT_BANS 3
533         int context_bans;
534 };
535
536 /* Used by dp and fdi links */
537 struct intel_link_m_n {
538         uint32_t        tu;
539         uint32_t        gmch_m;
540         uint32_t        gmch_n;
541         uint32_t        link_m;
542         uint32_t        link_n;
543 };
544
545 void intel_link_compute_m_n(int bpp, int nlanes,
546                             int pixel_clock, int link_clock,
547                             struct intel_link_m_n *m_n);
548
549 /* Interface history:
550  *
551  * 1.1: Original.
552  * 1.2: Add Power Management
553  * 1.3: Add vblank support
554  * 1.4: Fix cmdbuffer path, add heap destroy
555  * 1.5: Add vblank pipe configuration
556  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
557  *      - Support vertical blank on secondary display pipe
558  */
559 #define DRIVER_MAJOR            1
560 #define DRIVER_MINOR            6
561 #define DRIVER_PATCHLEVEL       0
562
563 struct opregion_header;
564 struct opregion_acpi;
565 struct opregion_swsci;
566 struct opregion_asle;
567
568 struct intel_opregion {
569         struct opregion_header *header;
570         struct opregion_acpi *acpi;
571         struct opregion_swsci *swsci;
572         u32 swsci_gbda_sub_functions;
573         u32 swsci_sbcb_sub_functions;
574         struct opregion_asle *asle;
575         void *rvda;
576         const void *vbt;
577         u32 vbt_size;
578         u32 *lid_state;
579         struct work_struct asle_work;
580 };
581 #define OPREGION_SIZE            (8*1024)
582
583 struct intel_overlay;
584 struct intel_overlay_error_state;
585
586 struct sdvo_device_mapping {
587         u8 initialized;
588         u8 dvo_port;
589         u8 slave_addr;
590         u8 dvo_wiring;
591         u8 i2c_pin;
592         u8 ddc_pin;
593 };
594
595 struct intel_connector;
596 struct intel_encoder;
597 struct intel_atomic_state;
598 struct intel_crtc_state;
599 struct intel_initial_plane_config;
600 struct intel_crtc;
601 struct intel_limit;
602 struct dpll;
603
604 struct drm_i915_display_funcs {
605         int (*get_cdclk)(struct drm_i915_private *dev_priv);
606         int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
607         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
608         int (*compute_intermediate_wm)(struct drm_device *dev,
609                                        struct intel_crtc *intel_crtc,
610                                        struct intel_crtc_state *newstate);
611         void (*initial_watermarks)(struct intel_atomic_state *state,
612                                    struct intel_crtc_state *cstate);
613         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
614                                          struct intel_crtc_state *cstate);
615         void (*optimize_watermarks)(struct intel_atomic_state *state,
616                                     struct intel_crtc_state *cstate);
617         int (*compute_global_watermarks)(struct drm_atomic_state *state);
618         void (*update_wm)(struct intel_crtc *crtc);
619         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
620         void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
621         /* Returns the active state of the crtc, and if the crtc is active,
622          * fills out the pipe-config with the hw state. */
623         bool (*get_pipe_config)(struct intel_crtc *,
624                                 struct intel_crtc_state *);
625         void (*get_initial_plane_config)(struct intel_crtc *,
626                                          struct intel_initial_plane_config *);
627         int (*crtc_compute_clock)(struct intel_crtc *crtc,
628                                   struct intel_crtc_state *crtc_state);
629         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
630                             struct drm_atomic_state *old_state);
631         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
632                              struct drm_atomic_state *old_state);
633         void (*update_crtcs)(struct drm_atomic_state *state,
634                              unsigned int *crtc_vblank_mask);
635         void (*audio_codec_enable)(struct drm_connector *connector,
636                                    struct intel_encoder *encoder,
637                                    const struct drm_display_mode *adjusted_mode);
638         void (*audio_codec_disable)(struct intel_encoder *encoder);
639         void (*fdi_link_train)(struct drm_crtc *crtc);
640         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
641         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
642                           struct drm_framebuffer *fb,
643                           struct drm_i915_gem_object *obj,
644                           struct drm_i915_gem_request *req,
645                           uint32_t flags);
646         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
647         /* clock updates for mode set */
648         /* cursor updates */
649         /* render clock increase/decrease */
650         /* display clock increase/decrease */
651         /* pll clock increase/decrease */
652
653         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
654         void (*load_luts)(struct drm_crtc_state *crtc_state);
655 };
656
657 enum forcewake_domain_id {
658         FW_DOMAIN_ID_RENDER = 0,
659         FW_DOMAIN_ID_BLITTER,
660         FW_DOMAIN_ID_MEDIA,
661
662         FW_DOMAIN_ID_COUNT
663 };
664
665 enum forcewake_domains {
666         FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
667         FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
668         FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
669         FORCEWAKE_ALL = (FORCEWAKE_RENDER |
670                          FORCEWAKE_BLITTER |
671                          FORCEWAKE_MEDIA)
672 };
673
674 #define FW_REG_READ  (1)
675 #define FW_REG_WRITE (2)
676
677 enum decoupled_power_domain {
678         GEN9_DECOUPLED_PD_BLITTER = 0,
679         GEN9_DECOUPLED_PD_RENDER,
680         GEN9_DECOUPLED_PD_MEDIA,
681         GEN9_DECOUPLED_PD_ALL
682 };
683
684 enum decoupled_ops {
685         GEN9_DECOUPLED_OP_WRITE = 0,
686         GEN9_DECOUPLED_OP_READ
687 };
688
689 enum forcewake_domains
690 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
691                                i915_reg_t reg, unsigned int op);
692
693 struct intel_uncore_funcs {
694         void (*force_wake_get)(struct drm_i915_private *dev_priv,
695                                                         enum forcewake_domains domains);
696         void (*force_wake_put)(struct drm_i915_private *dev_priv,
697                                                         enum forcewake_domains domains);
698
699         uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
700         uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
701         uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
702         uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
703
704         void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
705                                 uint8_t val, bool trace);
706         void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
707                                 uint16_t val, bool trace);
708         void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
709                                 uint32_t val, bool trace);
710 };
711
712 struct intel_forcewake_range {
713         u32 start;
714         u32 end;
715
716         enum forcewake_domains domains;
717 };
718
719 struct intel_uncore {
720         spinlock_t lock; /** lock is also taken in irq contexts. */
721
722         const struct intel_forcewake_range *fw_domains_table;
723         unsigned int fw_domains_table_entries;
724
725         struct intel_uncore_funcs funcs;
726
727         unsigned fifo_count;
728
729         enum forcewake_domains fw_domains;
730         enum forcewake_domains fw_domains_active;
731
732         struct intel_uncore_forcewake_domain {
733                 struct drm_i915_private *i915;
734                 enum forcewake_domain_id id;
735                 enum forcewake_domains mask;
736                 unsigned wake_count;
737                 struct hrtimer timer;
738                 i915_reg_t reg_set;
739                 u32 val_set;
740                 u32 val_clear;
741                 i915_reg_t reg_ack;
742                 i915_reg_t reg_post;
743                 u32 val_reset;
744         } fw_domain[FW_DOMAIN_ID_COUNT];
745
746         int unclaimed_mmio_check;
747 };
748
749 /* Iterate over initialised fw domains */
750 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
751         for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
752              (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
753              (domain__)++) \
754                 for_each_if ((mask__) & (domain__)->mask)
755
756 #define for_each_fw_domain(domain__, dev_priv__) \
757         for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
758
759 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
760 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
761 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
762
763 struct intel_csr {
764         struct work_struct work;
765         const char *fw_path;
766         uint32_t *dmc_payload;
767         uint32_t dmc_fw_size;
768         uint32_t version;
769         uint32_t mmio_count;
770         i915_reg_t mmioaddr[8];
771         uint32_t mmiodata[8];
772         uint32_t dc_state;
773         uint32_t allowed_dc_mask;
774 };
775
776 #define DEV_INFO_FOR_EACH_FLAG(func) \
777         func(is_mobile); \
778         func(is_lp); \
779         func(is_alpha_support); \
780         /* Keep has_* in alphabetical order */ \
781         func(has_64bit_reloc); \
782         func(has_aliasing_ppgtt); \
783         func(has_csr); \
784         func(has_ddi); \
785         func(has_decoupled_mmio); \
786         func(has_dp_mst); \
787         func(has_fbc); \
788         func(has_fpga_dbg); \
789         func(has_full_ppgtt); \
790         func(has_full_48bit_ppgtt); \
791         func(has_gmbus_irq); \
792         func(has_gmch_display); \
793         func(has_guc); \
794         func(has_hotplug); \
795         func(has_hw_contexts); \
796         func(has_l3_dpf); \
797         func(has_llc); \
798         func(has_logical_ring_contexts); \
799         func(has_overlay); \
800         func(has_pipe_cxsr); \
801         func(has_pooled_eu); \
802         func(has_psr); \
803         func(has_rc6); \
804         func(has_rc6p); \
805         func(has_resource_streamer); \
806         func(has_runtime_pm); \
807         func(has_snoop); \
808         func(cursor_needs_physical); \
809         func(hws_needs_physical); \
810         func(overlay_needs_physical); \
811         func(supports_tv);
812
813 struct sseu_dev_info {
814         u8 slice_mask;
815         u8 subslice_mask;
816         u8 eu_total;
817         u8 eu_per_subslice;
818         u8 min_eu_in_pool;
819         /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
820         u8 subslice_7eu[3];
821         u8 has_slice_pg:1;
822         u8 has_subslice_pg:1;
823         u8 has_eu_pg:1;
824 };
825
826 static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
827 {
828         return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
829 }
830
831 /* Keep in gen based order, and chronological order within a gen */
832 enum intel_platform {
833         INTEL_PLATFORM_UNINITIALIZED = 0,
834         INTEL_I830,
835         INTEL_I845G,
836         INTEL_I85X,
837         INTEL_I865G,
838         INTEL_I915G,
839         INTEL_I915GM,
840         INTEL_I945G,
841         INTEL_I945GM,
842         INTEL_G33,
843         INTEL_PINEVIEW,
844         INTEL_I965G,
845         INTEL_I965GM,
846         INTEL_G45,
847         INTEL_GM45,
848         INTEL_IRONLAKE,
849         INTEL_SANDYBRIDGE,
850         INTEL_IVYBRIDGE,
851         INTEL_VALLEYVIEW,
852         INTEL_HASWELL,
853         INTEL_BROADWELL,
854         INTEL_CHERRYVIEW,
855         INTEL_SKYLAKE,
856         INTEL_BROXTON,
857         INTEL_KABYLAKE,
858         INTEL_GEMINILAKE,
859 };
860
861 struct intel_device_info {
862         u32 display_mmio_offset;
863         u16 device_id;
864         u8 num_pipes;
865         u8 num_sprites[I915_MAX_PIPES];
866         u8 num_scalers[I915_MAX_PIPES];
867         u8 gen;
868         u16 gen_mask;
869         enum intel_platform platform;
870         u8 ring_mask; /* Rings supported by the HW */
871         u8 num_rings;
872 #define DEFINE_FLAG(name) u8 name:1
873         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
874 #undef DEFINE_FLAG
875         u16 ddb_size; /* in blocks */
876         /* Register offsets for the various display pipes and transcoders */
877         int pipe_offsets[I915_MAX_TRANSCODERS];
878         int trans_offsets[I915_MAX_TRANSCODERS];
879         int palette_offsets[I915_MAX_PIPES];
880         int cursor_offsets[I915_MAX_PIPES];
881
882         /* Slice/subslice/EU info */
883         struct sseu_dev_info sseu;
884
885         struct color_luts {
886                 u16 degamma_lut_size;
887                 u16 gamma_lut_size;
888         } color;
889 };
890
891 struct intel_display_error_state;
892
893 struct drm_i915_error_state {
894         struct kref ref;
895         struct timeval time;
896         struct timeval boottime;
897         struct timeval uptime;
898
899         struct drm_i915_private *i915;
900
901         char error_msg[128];
902         bool simulated;
903         int iommu;
904         u32 reset_count;
905         u32 suspend_count;
906         struct intel_device_info device_info;
907         struct i915_params params;
908
909         /* Generic register state */
910         u32 eir;
911         u32 pgtbl_er;
912         u32 ier;
913         u32 gtier[4];
914         u32 ccid;
915         u32 derrmr;
916         u32 forcewake;
917         u32 error; /* gen6+ */
918         u32 err_int; /* gen7 */
919         u32 fault_data0; /* gen8, gen9 */
920         u32 fault_data1; /* gen8, gen9 */
921         u32 done_reg;
922         u32 gac_eco;
923         u32 gam_ecochk;
924         u32 gab_ctl;
925         u32 gfx_mode;
926
927         u64 fence[I915_MAX_NUM_FENCES];
928         struct intel_overlay_error_state *overlay;
929         struct intel_display_error_state *display;
930         struct drm_i915_error_object *semaphore;
931         struct drm_i915_error_object *guc_log;
932
933         struct drm_i915_error_engine {
934                 int engine_id;
935                 /* Software tracked state */
936                 bool waiting;
937                 int num_waiters;
938                 unsigned long hangcheck_timestamp;
939                 bool hangcheck_stalled;
940                 enum intel_engine_hangcheck_action hangcheck_action;
941                 struct i915_address_space *vm;
942                 int num_requests;
943
944                 /* position of active request inside the ring */
945                 u32 rq_head, rq_post, rq_tail;
946
947                 /* our own tracking of ring head and tail */
948                 u32 cpu_ring_head;
949                 u32 cpu_ring_tail;
950
951                 u32 last_seqno;
952
953                 /* Register state */
954                 u32 start;
955                 u32 tail;
956                 u32 head;
957                 u32 ctl;
958                 u32 mode;
959                 u32 hws;
960                 u32 ipeir;
961                 u32 ipehr;
962                 u32 bbstate;
963                 u32 instpm;
964                 u32 instps;
965                 u32 seqno;
966                 u64 bbaddr;
967                 u64 acthd;
968                 u32 fault_reg;
969                 u64 faddr;
970                 u32 rc_psmi; /* sleep state */
971                 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
972                 struct intel_instdone instdone;
973
974                 struct drm_i915_error_context {
975                         char comm[TASK_COMM_LEN];
976                         pid_t pid;
977                         u32 handle;
978                         u32 hw_id;
979                         int ban_score;
980                         int active;
981                         int guilty;
982                 } context;
983
984                 struct drm_i915_error_object {
985                         u64 gtt_offset;
986                         u64 gtt_size;
987                         int page_count;
988                         int unused;
989                         u32 *pages[0];
990                 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
991
992                 struct drm_i915_error_object *wa_ctx;
993
994                 struct drm_i915_error_request {
995                         long jiffies;
996                         pid_t pid;
997                         u32 context;
998                         int ban_score;
999                         u32 seqno;
1000                         u32 head;
1001                         u32 tail;
1002                 } *requests, execlist[2];
1003
1004                 struct drm_i915_error_waiter {
1005                         char comm[TASK_COMM_LEN];
1006                         pid_t pid;
1007                         u32 seqno;
1008                 } *waiters;
1009
1010                 struct {
1011                         u32 gfx_mode;
1012                         union {
1013                                 u64 pdp[4];
1014                                 u32 pp_dir_base;
1015                         };
1016                 } vm_info;
1017         } engine[I915_NUM_ENGINES];
1018
1019         struct drm_i915_error_buffer {
1020                 u32 size;
1021                 u32 name;
1022                 u32 rseqno[I915_NUM_ENGINES], wseqno;
1023                 u64 gtt_offset;
1024                 u32 read_domains;
1025                 u32 write_domain;
1026                 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1027                 u32 tiling:2;
1028                 u32 dirty:1;
1029                 u32 purgeable:1;
1030                 u32 userptr:1;
1031                 s32 engine:4;
1032                 u32 cache_level:3;
1033         } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1034         u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1035         struct i915_address_space *active_vm[I915_NUM_ENGINES];
1036 };
1037
1038 enum i915_cache_level {
1039         I915_CACHE_NONE = 0,
1040         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1041         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1042                               caches, eg sampler/render caches, and the
1043                               large Last-Level-Cache. LLC is coherent with
1044                               the CPU, but L3 is only visible to the GPU. */
1045         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1046 };
1047
1048 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1049
1050 enum fb_op_origin {
1051         ORIGIN_GTT,
1052         ORIGIN_CPU,
1053         ORIGIN_CS,
1054         ORIGIN_FLIP,
1055         ORIGIN_DIRTYFB,
1056 };
1057
1058 struct intel_fbc {
1059         /* This is always the inner lock when overlapping with struct_mutex and
1060          * it's the outer lock when overlapping with stolen_lock. */
1061         struct mutex lock;
1062         unsigned threshold;
1063         unsigned int possible_framebuffer_bits;
1064         unsigned int busy_bits;
1065         unsigned int visible_pipes_mask;
1066         struct intel_crtc *crtc;
1067
1068         struct drm_mm_node compressed_fb;
1069         struct drm_mm_node *compressed_llb;
1070
1071         bool false_color;
1072
1073         bool enabled;
1074         bool active;
1075
1076         bool underrun_detected;
1077         struct work_struct underrun_work;
1078
1079         struct intel_fbc_state_cache {
1080                 struct i915_vma *vma;
1081
1082                 struct {
1083                         unsigned int mode_flags;
1084                         uint32_t hsw_bdw_pixel_rate;
1085                 } crtc;
1086
1087                 struct {
1088                         unsigned int rotation;
1089                         int src_w;
1090                         int src_h;
1091                         bool visible;
1092                 } plane;
1093
1094                 struct {
1095                         const struct drm_format_info *format;
1096                         unsigned int stride;
1097                 } fb;
1098         } state_cache;
1099
1100         struct intel_fbc_reg_params {
1101                 struct i915_vma *vma;
1102
1103                 struct {
1104                         enum pipe pipe;
1105                         enum plane plane;
1106                         unsigned int fence_y_offset;
1107                 } crtc;
1108
1109                 struct {
1110                         const struct drm_format_info *format;
1111                         unsigned int stride;
1112                 } fb;
1113
1114                 int cfb_size;
1115         } params;
1116
1117         struct intel_fbc_work {
1118                 bool scheduled;
1119                 u32 scheduled_vblank;
1120                 struct work_struct work;
1121         } work;
1122
1123         const char *no_fbc_reason;
1124 };
1125
1126 /*
1127  * HIGH_RR is the highest eDP panel refresh rate read from EDID
1128  * LOW_RR is the lowest eDP panel refresh rate found from EDID
1129  * parsing for same resolution.
1130  */
1131 enum drrs_refresh_rate_type {
1132         DRRS_HIGH_RR,
1133         DRRS_LOW_RR,
1134         DRRS_MAX_RR, /* RR count */
1135 };
1136
1137 enum drrs_support_type {
1138         DRRS_NOT_SUPPORTED = 0,
1139         STATIC_DRRS_SUPPORT = 1,
1140         SEAMLESS_DRRS_SUPPORT = 2
1141 };
1142
1143 struct intel_dp;
1144 struct i915_drrs {
1145         struct mutex mutex;
1146         struct delayed_work work;
1147         struct intel_dp *dp;
1148         unsigned busy_frontbuffer_bits;
1149         enum drrs_refresh_rate_type refresh_rate_type;
1150         enum drrs_support_type type;
1151 };
1152
1153 struct i915_psr {
1154         struct mutex lock;
1155         bool sink_support;
1156         bool source_ok;
1157         struct intel_dp *enabled;
1158         bool active;
1159         struct delayed_work work;
1160         unsigned busy_frontbuffer_bits;
1161         bool psr2_support;
1162         bool aux_frame_sync;
1163         bool link_standby;
1164         bool y_cord_support;
1165         bool colorimetry_support;
1166         bool alpm;
1167 };
1168
1169 enum intel_pch {
1170         PCH_NONE = 0,   /* No PCH present */
1171         PCH_IBX,        /* Ibexpeak PCH */
1172         PCH_CPT,        /* Cougarpoint PCH */
1173         PCH_LPT,        /* Lynxpoint PCH */
1174         PCH_SPT,        /* Sunrisepoint PCH */
1175         PCH_KBP,        /* Kabypoint PCH */
1176         PCH_NOP,
1177 };
1178
1179 enum intel_sbi_destination {
1180         SBI_ICLK,
1181         SBI_MPHY,
1182 };
1183
1184 #define QUIRK_PIPEA_FORCE (1<<0)
1185 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1186 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1187 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1188 #define QUIRK_PIPEB_FORCE (1<<4)
1189 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1190
1191 struct intel_fbdev;
1192 struct intel_fbc_work;
1193
1194 struct intel_gmbus {
1195         struct i2c_adapter adapter;
1196 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1197         u32 force_bit;
1198         u32 reg0;
1199         i915_reg_t gpio_reg;
1200         struct i2c_algo_bit_data bit_algo;
1201         struct drm_i915_private *dev_priv;
1202 };
1203
1204 struct i915_suspend_saved_registers {
1205         u32 saveDSPARB;
1206         u32 saveFBC_CONTROL;
1207         u32 saveCACHE_MODE_0;
1208         u32 saveMI_ARB_STATE;
1209         u32 saveSWF0[16];
1210         u32 saveSWF1[16];
1211         u32 saveSWF3[3];
1212         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1213         u32 savePCH_PORT_HOTPLUG;
1214         u16 saveGCDGMBUS;
1215 };
1216
1217 struct vlv_s0ix_state {
1218         /* GAM */
1219         u32 wr_watermark;
1220         u32 gfx_prio_ctrl;
1221         u32 arb_mode;
1222         u32 gfx_pend_tlb0;
1223         u32 gfx_pend_tlb1;
1224         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1225         u32 media_max_req_count;
1226         u32 gfx_max_req_count;
1227         u32 render_hwsp;
1228         u32 ecochk;
1229         u32 bsd_hwsp;
1230         u32 blt_hwsp;
1231         u32 tlb_rd_addr;
1232
1233         /* MBC */
1234         u32 g3dctl;
1235         u32 gsckgctl;
1236         u32 mbctl;
1237
1238         /* GCP */
1239         u32 ucgctl1;
1240         u32 ucgctl3;
1241         u32 rcgctl1;
1242         u32 rcgctl2;
1243         u32 rstctl;
1244         u32 misccpctl;
1245
1246         /* GPM */
1247         u32 gfxpause;
1248         u32 rpdeuhwtc;
1249         u32 rpdeuc;
1250         u32 ecobus;
1251         u32 pwrdwnupctl;
1252         u32 rp_down_timeout;
1253         u32 rp_deucsw;
1254         u32 rcubmabdtmr;
1255         u32 rcedata;
1256         u32 spare2gh;
1257
1258         /* Display 1 CZ domain */
1259         u32 gt_imr;
1260         u32 gt_ier;
1261         u32 pm_imr;
1262         u32 pm_ier;
1263         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1264
1265         /* GT SA CZ domain */
1266         u32 tilectl;
1267         u32 gt_fifoctl;
1268         u32 gtlc_wake_ctrl;
1269         u32 gtlc_survive;
1270         u32 pmwgicz;
1271
1272         /* Display 2 CZ domain */
1273         u32 gu_ctl0;
1274         u32 gu_ctl1;
1275         u32 pcbr;
1276         u32 clock_gate_dis2;
1277 };
1278
1279 struct intel_rps_ei {
1280         u32 cz_clock;
1281         u32 render_c0;
1282         u32 media_c0;
1283 };
1284
1285 struct intel_gen6_power_mgmt {
1286         /*
1287          * work, interrupts_enabled and pm_iir are protected by
1288          * dev_priv->irq_lock
1289          */
1290         struct work_struct work;
1291         bool interrupts_enabled;
1292         u32 pm_iir;
1293
1294         /* PM interrupt bits that should never be masked */
1295         u32 pm_intr_keep;
1296
1297         /* Frequencies are stored in potentially platform dependent multiples.
1298          * In other words, *_freq needs to be multiplied by X to be interesting.
1299          * Soft limits are those which are used for the dynamic reclocking done
1300          * by the driver (raise frequencies under heavy loads, and lower for
1301          * lighter loads). Hard limits are those imposed by the hardware.
1302          *
1303          * A distinction is made for overclocking, which is never enabled by
1304          * default, and is considered to be above the hard limit if it's
1305          * possible at all.
1306          */
1307         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
1308         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
1309         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
1310         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
1311         u8 min_freq;            /* AKA RPn. Minimum frequency */
1312         u8 boost_freq;          /* Frequency to request when wait boosting */
1313         u8 idle_freq;           /* Frequency to request when we are idle */
1314         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
1315         u8 rp1_freq;            /* "less than" RP0 power/freqency */
1316         u8 rp0_freq;            /* Non-overclocked max frequency. */
1317         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
1318
1319         u8 up_threshold; /* Current %busy required to uplock */
1320         u8 down_threshold; /* Current %busy required to downclock */
1321
1322         int last_adj;
1323         enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1324
1325         spinlock_t client_lock;
1326         struct list_head clients;
1327         bool client_boost;
1328
1329         bool enabled;
1330         struct delayed_work autoenable_work;
1331         unsigned boosts;
1332
1333         /* manual wa residency calculations */
1334         struct intel_rps_ei up_ei, down_ei;
1335
1336         /*
1337          * Protects RPS/RC6 register access and PCU communication.
1338          * Must be taken after struct_mutex if nested. Note that
1339          * this lock may be held for long periods of time when
1340          * talking to hw - so only take it when talking to hw!
1341          */
1342         struct mutex hw_lock;
1343 };
1344
1345 /* defined intel_pm.c */
1346 extern spinlock_t mchdev_lock;
1347
1348 struct intel_ilk_power_mgmt {
1349         u8 cur_delay;
1350         u8 min_delay;
1351         u8 max_delay;
1352         u8 fmax;
1353         u8 fstart;
1354
1355         u64 last_count1;
1356         unsigned long last_time1;
1357         unsigned long chipset_power;
1358         u64 last_count2;
1359         u64 last_time2;
1360         unsigned long gfx_power;
1361         u8 corr;
1362
1363         int c_m;
1364         int r_t;
1365 };
1366
1367 struct drm_i915_private;
1368 struct i915_power_well;
1369
1370 struct i915_power_well_ops {
1371         /*
1372          * Synchronize the well's hw state to match the current sw state, for
1373          * example enable/disable it based on the current refcount. Called
1374          * during driver init and resume time, possibly after first calling
1375          * the enable/disable handlers.
1376          */
1377         void (*sync_hw)(struct drm_i915_private *dev_priv,
1378                         struct i915_power_well *power_well);
1379         /*
1380          * Enable the well and resources that depend on it (for example
1381          * interrupts located on the well). Called after the 0->1 refcount
1382          * transition.
1383          */
1384         void (*enable)(struct drm_i915_private *dev_priv,
1385                        struct i915_power_well *power_well);
1386         /*
1387          * Disable the well and resources that depend on it. Called after
1388          * the 1->0 refcount transition.
1389          */
1390         void (*disable)(struct drm_i915_private *dev_priv,
1391                         struct i915_power_well *power_well);
1392         /* Returns the hw enabled state. */
1393         bool (*is_enabled)(struct drm_i915_private *dev_priv,
1394                            struct i915_power_well *power_well);
1395 };
1396
1397 /* Power well structure for haswell */
1398 struct i915_power_well {
1399         const char *name;
1400         bool always_on;
1401         /* power well enable/disable usage count */
1402         int count;
1403         /* cached hw enabled state */
1404         bool hw_enabled;
1405         unsigned long domains;
1406         /* unique identifier for this power well */
1407         unsigned long id;
1408         /*
1409          * Arbitraty data associated with this power well. Platform and power
1410          * well specific.
1411          */
1412         unsigned long data;
1413         const struct i915_power_well_ops *ops;
1414 };
1415
1416 struct i915_power_domains {
1417         /*
1418          * Power wells needed for initialization at driver init and suspend
1419          * time are on. They are kept on until after the first modeset.
1420          */
1421         bool init_power_on;
1422         bool initializing;
1423         int power_well_count;
1424
1425         struct mutex lock;
1426         int domain_use_count[POWER_DOMAIN_NUM];
1427         struct i915_power_well *power_wells;
1428 };
1429
1430 #define MAX_L3_SLICES 2
1431 struct intel_l3_parity {
1432         u32 *remap_info[MAX_L3_SLICES];
1433         struct work_struct error_work;
1434         int which_slice;
1435 };
1436
1437 struct i915_gem_mm {
1438         /** Memory allocator for GTT stolen memory */
1439         struct drm_mm stolen;
1440         /** Protects the usage of the GTT stolen memory allocator. This is
1441          * always the inner lock when overlapping with struct_mutex. */
1442         struct mutex stolen_lock;
1443
1444         /** List of all objects in gtt_space. Used to restore gtt
1445          * mappings on resume */
1446         struct list_head bound_list;
1447         /**
1448          * List of objects which are not bound to the GTT (thus
1449          * are idle and not used by the GPU). These objects may or may
1450          * not actually have any pages attached.
1451          */
1452         struct list_head unbound_list;
1453
1454         /** List of all objects in gtt_space, currently mmaped by userspace.
1455          * All objects within this list must also be on bound_list.
1456          */
1457         struct list_head userfault_list;
1458
1459         /**
1460          * List of objects which are pending destruction.
1461          */
1462         struct llist_head free_list;
1463         struct work_struct free_work;
1464
1465         /** Usable portion of the GTT for GEM */
1466         dma_addr_t stolen_base; /* limited to low memory (32-bit) */
1467
1468         /** PPGTT used for aliasing the PPGTT with the GTT */
1469         struct i915_hw_ppgtt *aliasing_ppgtt;
1470
1471         struct notifier_block oom_notifier;
1472         struct notifier_block vmap_notifier;
1473         struct shrinker shrinker;
1474
1475         /** LRU list of objects with fence regs on them. */
1476         struct list_head fence_list;
1477
1478         /**
1479          * Are we in a non-interruptible section of code like
1480          * modesetting?
1481          */
1482         bool interruptible;
1483
1484         /* the indicator for dispatch video commands on two BSD rings */
1485         atomic_t bsd_engine_dispatch_index;
1486
1487         /** Bit 6 swizzling required for X tiling */
1488         uint32_t bit_6_swizzle_x;
1489         /** Bit 6 swizzling required for Y tiling */
1490         uint32_t bit_6_swizzle_y;
1491
1492         /* accounting, useful for userland debugging */
1493         spinlock_t object_stat_lock;
1494         u64 object_memory;
1495         u32 object_count;
1496 };
1497
1498 struct drm_i915_error_state_buf {
1499         struct drm_i915_private *i915;
1500         unsigned bytes;
1501         unsigned size;
1502         int err;
1503         u8 *buf;
1504         loff_t start;
1505         loff_t pos;
1506 };
1507
1508 struct i915_error_state_file_priv {
1509         struct drm_i915_private *i915;
1510         struct drm_i915_error_state *error;
1511 };
1512
1513 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1514 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1515
1516 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1517 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1518
1519 struct i915_gpu_error {
1520         /* For hangcheck timer */
1521 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1522 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1523
1524         struct delayed_work hangcheck_work;
1525
1526         /* For reset and error_state handling. */
1527         spinlock_t lock;
1528         /* Protected by the above dev->gpu_error.lock. */
1529         struct drm_i915_error_state *first_error;
1530
1531         unsigned long missed_irq_rings;
1532
1533         /**
1534          * State variable controlling the reset flow and count
1535          *
1536          * This is a counter which gets incremented when reset is triggered,
1537          *
1538          * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1539          * meaning that any waiters holding onto the struct_mutex should
1540          * relinquish the lock immediately in order for the reset to start.
1541          *
1542          * If reset is not completed succesfully, the I915_WEDGE bit is
1543          * set meaning that hardware is terminally sour and there is no
1544          * recovery. All waiters on the reset_queue will be woken when
1545          * that happens.
1546          *
1547          * This counter is used by the wait_seqno code to notice that reset
1548          * event happened and it needs to restart the entire ioctl (since most
1549          * likely the seqno it waited for won't ever signal anytime soon).
1550          *
1551          * This is important for lock-free wait paths, where no contended lock
1552          * naturally enforces the correct ordering between the bail-out of the
1553          * waiter and the gpu reset work code.
1554          */
1555         unsigned long reset_count;
1556
1557         unsigned long flags;
1558 #define I915_RESET_IN_PROGRESS  0
1559 #define I915_WEDGED             (BITS_PER_LONG - 1)
1560
1561         /**
1562          * Waitqueue to signal when a hang is detected. Used to for waiters
1563          * to release the struct_mutex for the reset to procede.
1564          */
1565         wait_queue_head_t wait_queue;
1566
1567         /**
1568          * Waitqueue to signal when the reset has completed. Used by clients
1569          * that wait for dev_priv->mm.wedged to settle.
1570          */
1571         wait_queue_head_t reset_queue;
1572
1573         /* For missed irq/seqno simulation. */
1574         unsigned long test_irq_rings;
1575 };
1576
1577 enum modeset_restore {
1578         MODESET_ON_LID_OPEN,
1579         MODESET_DONE,
1580         MODESET_SUSPENDED,
1581 };
1582
1583 #define DP_AUX_A 0x40
1584 #define DP_AUX_B 0x10
1585 #define DP_AUX_C 0x20
1586 #define DP_AUX_D 0x30
1587
1588 #define DDC_PIN_B  0x05
1589 #define DDC_PIN_C  0x04
1590 #define DDC_PIN_D  0x06
1591
1592 struct ddi_vbt_port_info {
1593         /*
1594          * This is an index in the HDMI/DVI DDI buffer translation table.
1595          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1596          * populate this field.
1597          */
1598 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1599         uint8_t hdmi_level_shift;
1600
1601         uint8_t supports_dvi:1;
1602         uint8_t supports_hdmi:1;
1603         uint8_t supports_dp:1;
1604         uint8_t supports_edp:1;
1605
1606         uint8_t alternate_aux_channel;
1607         uint8_t alternate_ddc_pin;
1608
1609         uint8_t dp_boost_level;
1610         uint8_t hdmi_boost_level;
1611 };
1612
1613 enum psr_lines_to_wait {
1614         PSR_0_LINES_TO_WAIT = 0,
1615         PSR_1_LINE_TO_WAIT,
1616         PSR_4_LINES_TO_WAIT,
1617         PSR_8_LINES_TO_WAIT
1618 };
1619
1620 struct intel_vbt_data {
1621         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1622         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1623
1624         /* Feature bits */
1625         unsigned int int_tv_support:1;
1626         unsigned int lvds_dither:1;
1627         unsigned int lvds_vbt:1;
1628         unsigned int int_crt_support:1;
1629         unsigned int lvds_use_ssc:1;
1630         unsigned int display_clock_mode:1;
1631         unsigned int fdi_rx_polarity_inverted:1;
1632         unsigned int panel_type:4;
1633         int lvds_ssc_freq;
1634         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1635
1636         enum drrs_support_type drrs_type;
1637
1638         struct {
1639                 int rate;
1640                 int lanes;
1641                 int preemphasis;
1642                 int vswing;
1643                 bool low_vswing;
1644                 bool initialized;
1645                 bool support;
1646                 int bpp;
1647                 struct edp_power_seq pps;
1648         } edp;
1649
1650         struct {
1651                 bool full_link;
1652                 bool require_aux_wakeup;
1653                 int idle_frames;
1654                 enum psr_lines_to_wait lines_to_wait;
1655                 int tp1_wakeup_time;
1656                 int tp2_tp3_wakeup_time;
1657         } psr;
1658
1659         struct {
1660                 u16 pwm_freq_hz;
1661                 bool present;
1662                 bool active_low_pwm;
1663                 u8 min_brightness;      /* min_brightness/255 of max */
1664                 u8 controller;          /* brightness controller number */
1665                 enum intel_backlight_type type;
1666         } backlight;
1667
1668         /* MIPI DSI */
1669         struct {
1670                 u16 panel_id;
1671                 struct mipi_config *config;
1672                 struct mipi_pps_data *pps;
1673                 u8 seq_version;
1674                 u32 size;
1675                 u8 *data;
1676                 const u8 *sequence[MIPI_SEQ_MAX];
1677         } dsi;
1678
1679         int crt_ddc_pin;
1680
1681         int child_dev_num;
1682         union child_device_config *child_dev;
1683
1684         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1685         struct sdvo_device_mapping sdvo_mappings[2];
1686 };
1687
1688 enum intel_ddb_partitioning {
1689         INTEL_DDB_PART_1_2,
1690         INTEL_DDB_PART_5_6, /* IVB+ */
1691 };
1692
1693 struct intel_wm_level {
1694         bool enable;
1695         uint32_t pri_val;
1696         uint32_t spr_val;
1697         uint32_t cur_val;
1698         uint32_t fbc_val;
1699 };
1700
1701 struct ilk_wm_values {
1702         uint32_t wm_pipe[3];
1703         uint32_t wm_lp[3];
1704         uint32_t wm_lp_spr[3];
1705         uint32_t wm_linetime[3];
1706         bool enable_fbc_wm;
1707         enum intel_ddb_partitioning partitioning;
1708 };
1709
1710 struct vlv_pipe_wm {
1711         uint16_t plane[I915_MAX_PLANES];
1712 };
1713
1714 struct vlv_sr_wm {
1715         uint16_t plane;
1716         uint16_t cursor;
1717 };
1718
1719 struct vlv_wm_ddl_values {
1720         uint8_t plane[I915_MAX_PLANES];
1721 };
1722
1723 struct vlv_wm_values {
1724         struct vlv_pipe_wm pipe[3];
1725         struct vlv_sr_wm sr;
1726         struct vlv_wm_ddl_values ddl[3];
1727         uint8_t level;
1728         bool cxsr;
1729 };
1730
1731 struct skl_ddb_entry {
1732         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1733 };
1734
1735 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1736 {
1737         return entry->end - entry->start;
1738 }
1739
1740 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1741                                        const struct skl_ddb_entry *e2)
1742 {
1743         if (e1->start == e2->start && e1->end == e2->end)
1744                 return true;
1745
1746         return false;
1747 }
1748
1749 struct skl_ddb_allocation {
1750         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1751         struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1752 };
1753
1754 struct skl_wm_values {
1755         unsigned dirty_pipes;
1756         struct skl_ddb_allocation ddb;
1757 };
1758
1759 struct skl_wm_level {
1760         bool plane_en;
1761         uint16_t plane_res_b;
1762         uint8_t plane_res_l;
1763 };
1764
1765 /*
1766  * This struct helps tracking the state needed for runtime PM, which puts the
1767  * device in PCI D3 state. Notice that when this happens, nothing on the
1768  * graphics device works, even register access, so we don't get interrupts nor
1769  * anything else.
1770  *
1771  * Every piece of our code that needs to actually touch the hardware needs to
1772  * either call intel_runtime_pm_get or call intel_display_power_get with the
1773  * appropriate power domain.
1774  *
1775  * Our driver uses the autosuspend delay feature, which means we'll only really
1776  * suspend if we stay with zero refcount for a certain amount of time. The
1777  * default value is currently very conservative (see intel_runtime_pm_enable), but
1778  * it can be changed with the standard runtime PM files from sysfs.
1779  *
1780  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1781  * goes back to false exactly before we reenable the IRQs. We use this variable
1782  * to check if someone is trying to enable/disable IRQs while they're supposed
1783  * to be disabled. This shouldn't happen and we'll print some error messages in
1784  * case it happens.
1785  *
1786  * For more, read the Documentation/power/runtime_pm.txt.
1787  */
1788 struct i915_runtime_pm {
1789         atomic_t wakeref_count;
1790         bool suspended;
1791         bool irqs_enabled;
1792 };
1793
1794 enum intel_pipe_crc_source {
1795         INTEL_PIPE_CRC_SOURCE_NONE,
1796         INTEL_PIPE_CRC_SOURCE_PLANE1,
1797         INTEL_PIPE_CRC_SOURCE_PLANE2,
1798         INTEL_PIPE_CRC_SOURCE_PF,
1799         INTEL_PIPE_CRC_SOURCE_PIPE,
1800         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1801         INTEL_PIPE_CRC_SOURCE_TV,
1802         INTEL_PIPE_CRC_SOURCE_DP_B,
1803         INTEL_PIPE_CRC_SOURCE_DP_C,
1804         INTEL_PIPE_CRC_SOURCE_DP_D,
1805         INTEL_PIPE_CRC_SOURCE_AUTO,
1806         INTEL_PIPE_CRC_SOURCE_MAX,
1807 };
1808
1809 struct intel_pipe_crc_entry {
1810         uint32_t frame;
1811         uint32_t crc[5];
1812 };
1813
1814 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1815 struct intel_pipe_crc {
1816         spinlock_t lock;
1817         bool opened;            /* exclusive access to the result file */
1818         struct intel_pipe_crc_entry *entries;
1819         enum intel_pipe_crc_source source;
1820         int head, tail;
1821         wait_queue_head_t wq;
1822         int skipped;
1823 };
1824
1825 struct i915_frontbuffer_tracking {
1826         spinlock_t lock;
1827
1828         /*
1829          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1830          * scheduled flips.
1831          */
1832         unsigned busy_bits;
1833         unsigned flip_bits;
1834 };
1835
1836 struct i915_wa_reg {
1837         i915_reg_t addr;
1838         u32 value;
1839         /* bitmask representing WA bits */
1840         u32 mask;
1841 };
1842
1843 /*
1844  * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1845  * allowing it for RCS as we don't foresee any requirement of having
1846  * a whitelist for other engines. When it is really required for
1847  * other engines then the limit need to be increased.
1848  */
1849 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1850
1851 struct i915_workarounds {
1852         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1853         u32 count;
1854         u32 hw_whitelist_count[I915_NUM_ENGINES];
1855 };
1856
1857 struct i915_virtual_gpu {
1858         bool active;
1859 };
1860
1861 /* used in computing the new watermarks state */
1862 struct intel_wm_config {
1863         unsigned int num_pipes_active;
1864         bool sprites_enabled;
1865         bool sprites_scaled;
1866 };
1867
1868 struct i915_oa_format {
1869         u32 format;
1870         int size;
1871 };
1872
1873 struct i915_oa_reg {
1874         i915_reg_t addr;
1875         u32 value;
1876 };
1877
1878 struct i915_perf_stream;
1879
1880 /**
1881  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1882  */
1883 struct i915_perf_stream_ops {
1884         /**
1885          * @enable: Enables the collection of HW samples, either in response to
1886          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1887          * without `I915_PERF_FLAG_DISABLED`.
1888          */
1889         void (*enable)(struct i915_perf_stream *stream);
1890
1891         /**
1892          * @disable: Disables the collection of HW samples, either in response
1893          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1894          * the stream.
1895          */
1896         void (*disable)(struct i915_perf_stream *stream);
1897
1898         /**
1899          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1900          * once there is something ready to read() for the stream
1901          */
1902         void (*poll_wait)(struct i915_perf_stream *stream,
1903                           struct file *file,
1904                           poll_table *wait);
1905
1906         /**
1907          * @wait_unlocked: For handling a blocking read, wait until there is
1908          * something to ready to read() for the stream. E.g. wait on the same
1909          * wait queue that would be passed to poll_wait().
1910          */
1911         int (*wait_unlocked)(struct i915_perf_stream *stream);
1912
1913         /**
1914          * @read: Copy buffered metrics as records to userspace
1915          * **buf**: the userspace, destination buffer
1916          * **count**: the number of bytes to copy, requested by userspace
1917          * **offset**: zero at the start of the read, updated as the read
1918          * proceeds, it represents how many bytes have been copied so far and
1919          * the buffer offset for copying the next record.
1920          *
1921          * Copy as many buffered i915 perf samples and records for this stream
1922          * to userspace as will fit in the given buffer.
1923          *
1924          * Only write complete records; returning -%ENOSPC if there isn't room
1925          * for a complete record.
1926          *
1927          * Return any error condition that results in a short read such as
1928          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1929          * returning to userspace.
1930          */
1931         int (*read)(struct i915_perf_stream *stream,
1932                     char __user *buf,
1933                     size_t count,
1934                     size_t *offset);
1935
1936         /**
1937          * @destroy: Cleanup any stream specific resources.
1938          *
1939          * The stream will always be disabled before this is called.
1940          */
1941         void (*destroy)(struct i915_perf_stream *stream);
1942 };
1943
1944 /**
1945  * struct i915_perf_stream - state for a single open stream FD
1946  */
1947 struct i915_perf_stream {
1948         /**
1949          * @dev_priv: i915 drm device
1950          */
1951         struct drm_i915_private *dev_priv;
1952
1953         /**
1954          * @link: Links the stream into ``&drm_i915_private->streams``
1955          */
1956         struct list_head link;
1957
1958         /**
1959          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1960          * properties given when opening a stream, representing the contents
1961          * of a single sample as read() by userspace.
1962          */
1963         u32 sample_flags;
1964
1965         /**
1966          * @sample_size: Considering the configured contents of a sample
1967          * combined with the required header size, this is the total size
1968          * of a single sample record.
1969          */
1970         int sample_size;
1971
1972         /**
1973          * @ctx: %NULL if measuring system-wide across all contexts or a
1974          * specific context that is being monitored.
1975          */
1976         struct i915_gem_context *ctx;
1977
1978         /**
1979          * @enabled: Whether the stream is currently enabled, considering
1980          * whether the stream was opened in a disabled state and based
1981          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1982          */
1983         bool enabled;
1984
1985         /**
1986          * @ops: The callbacks providing the implementation of this specific
1987          * type of configured stream.
1988          */
1989         const struct i915_perf_stream_ops *ops;
1990 };
1991
1992 /**
1993  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1994  */
1995 struct i915_oa_ops {
1996         /**
1997          * @init_oa_buffer: Resets the head and tail pointers of the
1998          * circular buffer for periodic OA reports.
1999          *
2000          * Called when first opening a stream for OA metrics, but also may be
2001          * called in response to an OA buffer overflow or other error
2002          * condition.
2003          *
2004          * Note it may be necessary to clear the full OA buffer here as part of
2005          * maintaining the invariable that new reports must be written to
2006          * zeroed memory for us to be able to reliable detect if an expected
2007          * report has not yet landed in memory.  (At least on Haswell the OA
2008          * buffer tail pointer is not synchronized with reports being visible
2009          * to the CPU)
2010          */
2011         void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2012
2013         /**
2014          * @enable_metric_set: Applies any MUX configuration to set up the
2015          * Boolean and Custom (B/C) counters that are part of the counter
2016          * reports being sampled. May apply system constraints such as
2017          * disabling EU clock gating as required.
2018          */
2019         int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2020
2021         /**
2022          * @disable_metric_set: Remove system constraints associated with using
2023          * the OA unit.
2024          */
2025         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2026
2027         /**
2028          * @oa_enable: Enable periodic sampling
2029          */
2030         void (*oa_enable)(struct drm_i915_private *dev_priv);
2031
2032         /**
2033          * @oa_disable: Disable periodic sampling
2034          */
2035         void (*oa_disable)(struct drm_i915_private *dev_priv);
2036
2037         /**
2038          * @read: Copy data from the circular OA buffer into a given userspace
2039          * buffer.
2040          */
2041         int (*read)(struct i915_perf_stream *stream,
2042                     char __user *buf,
2043                     size_t count,
2044                     size_t *offset);
2045
2046         /**
2047          * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2048          *
2049          * This is either called via fops or the poll check hrtimer (atomic
2050          * ctx) without any locks taken.
2051          *
2052          * It's safe to read OA config state here unlocked, assuming that this
2053          * is only called while the stream is enabled, while the global OA
2054          * configuration can't be modified.
2055          *
2056          * Efficiency is more important than avoiding some false positives
2057          * here, which will be handled gracefully - likely resulting in an
2058          * %EAGAIN error for userspace.
2059          */
2060         bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
2061 };
2062
2063 struct drm_i915_private {
2064         struct drm_device drm;
2065
2066         struct kmem_cache *objects;
2067         struct kmem_cache *vmas;
2068         struct kmem_cache *requests;
2069         struct kmem_cache *dependencies;
2070
2071         const struct intel_device_info info;
2072
2073         int relative_constants_mode;
2074
2075         void __iomem *regs;
2076
2077         struct intel_uncore uncore;
2078
2079         struct i915_virtual_gpu vgpu;
2080
2081         struct intel_gvt *gvt;
2082
2083         struct intel_huc huc;
2084         struct intel_guc guc;
2085
2086         struct intel_csr csr;
2087
2088         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2089
2090         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2091          * controller on different i2c buses. */
2092         struct mutex gmbus_mutex;
2093
2094         /**
2095          * Base address of the gmbus and gpio block.
2096          */
2097         uint32_t gpio_mmio_base;
2098
2099         /* MMIO base address for MIPI regs */
2100         uint32_t mipi_mmio_base;
2101
2102         uint32_t psr_mmio_base;
2103
2104         uint32_t pps_mmio_base;
2105
2106         wait_queue_head_t gmbus_wait_queue;
2107
2108         struct pci_dev *bridge_dev;
2109         struct i915_gem_context *kernel_context;
2110         struct intel_engine_cs *engine[I915_NUM_ENGINES];
2111         struct i915_vma *semaphore;
2112
2113         struct drm_dma_handle *status_page_dmah;
2114         struct resource mch_res;
2115
2116         /* protects the irq masks */
2117         spinlock_t irq_lock;
2118
2119         /* protects the mmio flip data */
2120         spinlock_t mmio_flip_lock;
2121
2122         bool display_irqs_enabled;
2123
2124         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2125         struct pm_qos_request pm_qos;
2126
2127         /* Sideband mailbox protection */
2128         struct mutex sb_lock;
2129
2130         /** Cached value of IMR to avoid reads in updating the bitfield */
2131         union {
2132                 u32 irq_mask;
2133                 u32 de_irq_mask[I915_MAX_PIPES];
2134         };
2135         u32 gt_irq_mask;
2136         u32 pm_imr;
2137         u32 pm_ier;
2138         u32 pm_rps_events;
2139         u32 pm_guc_events;
2140         u32 pipestat_irq_mask[I915_MAX_PIPES];
2141
2142         struct i915_hotplug hotplug;
2143         struct intel_fbc fbc;
2144         struct i915_drrs drrs;
2145         struct intel_opregion opregion;
2146         struct intel_vbt_data vbt;
2147
2148         bool preserve_bios_swizzle;
2149
2150         /* overlay */
2151         struct intel_overlay *overlay;
2152
2153         /* backlight registers and fields in struct intel_panel */
2154         struct mutex backlight_lock;
2155
2156         /* LVDS info */
2157         bool no_aux_handshake;
2158
2159         /* protects panel power sequencer state */
2160         struct mutex pps_mutex;
2161
2162         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
2163         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2164
2165         unsigned int fsb_freq, mem_freq, is_ddr3;
2166         unsigned int skl_preferred_vco_freq;
2167         unsigned int cdclk_freq, max_cdclk_freq;
2168
2169         /*
2170          * For reading holding any crtc lock is sufficient,
2171          * for writing must hold all of them.
2172          */
2173         unsigned int atomic_cdclk_freq;
2174
2175         unsigned int max_dotclk_freq;
2176         unsigned int rawclk_freq;
2177         unsigned int hpll_freq;
2178         unsigned int czclk_freq;
2179
2180         struct {
2181                 unsigned int vco, ref;
2182         } cdclk_pll;
2183
2184         /**
2185          * wq - Driver workqueue for GEM.
2186          *
2187          * NOTE: Work items scheduled here are not allowed to grab any modeset
2188          * locks, for otherwise the flushing done in the pageflip code will
2189          * result in deadlocks.
2190          */
2191         struct workqueue_struct *wq;
2192
2193         /* Display functions */
2194         struct drm_i915_display_funcs display;
2195
2196         /* PCH chipset type */
2197         enum intel_pch pch_type;
2198         unsigned short pch_id;
2199
2200         unsigned long quirks;
2201
2202         enum modeset_restore modeset_restore;
2203         struct mutex modeset_restore_lock;
2204         struct drm_atomic_state *modeset_restore_state;
2205         struct drm_modeset_acquire_ctx reset_ctx;
2206
2207         struct list_head vm_list; /* Global list of all address spaces */
2208         struct i915_ggtt ggtt; /* VM representing the global address space */
2209
2210         struct i915_gem_mm mm;
2211         DECLARE_HASHTABLE(mm_structs, 7);
2212         struct mutex mm_lock;
2213
2214         /* The hw wants to have a stable context identifier for the lifetime
2215          * of the context (for OA, PASID, faults, etc). This is limited
2216          * in execlists to 21 bits.
2217          */
2218         struct ida context_hw_ida;
2219 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2220
2221         /* Kernel Modesetting */
2222
2223         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2224         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2225         wait_queue_head_t pending_flip_queue;
2226
2227 #ifdef CONFIG_DEBUG_FS
2228         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2229 #endif
2230
2231         /* dpll and cdclk state is protected by connection_mutex */
2232         int num_shared_dpll;
2233         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2234         const struct intel_dpll_mgr *dpll_mgr;
2235
2236         /*
2237          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2238          * Must be global rather than per dpll, because on some platforms
2239          * plls share registers.
2240          */
2241         struct mutex dpll_lock;
2242
2243         unsigned int active_crtcs;
2244         unsigned int min_pixclk[I915_MAX_PIPES];
2245
2246         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2247
2248         struct i915_workarounds workarounds;
2249
2250         struct i915_frontbuffer_tracking fb_tracking;
2251
2252         struct intel_atomic_helper {
2253                 struct llist_head free_list;
2254                 struct work_struct free_work;
2255         } atomic_helper;
2256
2257         u16 orig_clock;
2258
2259         bool mchbar_need_disable;
2260
2261         struct intel_l3_parity l3_parity;
2262
2263         /* Cannot be determined by PCIID. You must always read a register. */
2264         u32 edram_cap;
2265
2266         /* gen6+ rps state */
2267         struct intel_gen6_power_mgmt rps;
2268
2269         /* ilk-only ips/rps state. Everything in here is protected by the global
2270          * mchdev_lock in intel_pm.c */
2271         struct intel_ilk_power_mgmt ips;
2272
2273         struct i915_power_domains power_domains;
2274
2275         struct i915_psr psr;
2276
2277         struct i915_gpu_error gpu_error;
2278
2279         struct drm_i915_gem_object *vlv_pctx;
2280
2281 #ifdef CONFIG_DRM_FBDEV_EMULATION
2282         /* list of fbdev register on this device */
2283         struct intel_fbdev *fbdev;
2284         struct work_struct fbdev_suspend_work;
2285 #endif
2286
2287         struct drm_property *broadcast_rgb_property;
2288         struct drm_property *force_audio_property;
2289
2290         /* hda/i915 audio component */
2291         struct i915_audio_component *audio_component;
2292         bool audio_component_registered;
2293         /**
2294          * av_mutex - mutex for audio/video sync
2295          *
2296          */
2297         struct mutex av_mutex;
2298
2299         uint32_t hw_context_size;
2300         struct list_head context_list;
2301
2302         u32 fdi_rx_config;
2303
2304         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2305         u32 chv_phy_control;
2306         /*
2307          * Shadows for CHV DPLL_MD regs to keep the state
2308          * checker somewhat working in the presence hardware
2309          * crappiness (can't read out DPLL_MD for pipes B & C).
2310          */
2311         u32 chv_dpll_md[I915_MAX_PIPES];
2312         u32 bxt_phy_grc;
2313
2314         u32 suspend_count;
2315         bool suspended_to_idle;
2316         struct i915_suspend_saved_registers regfile;
2317         struct vlv_s0ix_state vlv_s0ix_state;
2318
2319         enum {
2320                 I915_SAGV_UNKNOWN = 0,
2321                 I915_SAGV_DISABLED,
2322                 I915_SAGV_ENABLED,
2323                 I915_SAGV_NOT_CONTROLLED
2324         } sagv_status;
2325
2326         struct {
2327                 /* protects DSPARB registers on pre-g4x/vlv/chv */
2328                 spinlock_t dsparb_lock;
2329
2330                 /*
2331                  * Raw watermark latency values:
2332                  * in 0.1us units for WM0,
2333                  * in 0.5us units for WM1+.
2334                  */
2335                 /* primary */
2336                 uint16_t pri_latency[5];
2337                 /* sprite */
2338                 uint16_t spr_latency[5];
2339                 /* cursor */
2340                 uint16_t cur_latency[5];
2341                 /*
2342                  * Raw watermark memory latency values
2343                  * for SKL for all 8 levels
2344                  * in 1us units.
2345                  */
2346                 uint16_t skl_latency[8];
2347
2348                 /* current hardware state */
2349                 union {
2350                         struct ilk_wm_values hw;
2351                         struct skl_wm_values skl_hw;
2352                         struct vlv_wm_values vlv;
2353                 };
2354
2355                 uint8_t max_level;
2356
2357                 /*
2358                  * Should be held around atomic WM register writing; also
2359                  * protects * intel_crtc->wm.active and
2360                  * cstate->wm.need_postvbl_update.
2361                  */
2362                 struct mutex wm_mutex;
2363
2364                 /*
2365                  * Set during HW readout of watermarks/DDB.  Some platforms
2366                  * need to know when we're still using BIOS-provided values
2367                  * (which we don't fully trust).
2368                  */
2369                 bool distrust_bios_wm;
2370         } wm;
2371
2372         struct i915_runtime_pm pm;
2373
2374         struct {
2375                 bool initialized;
2376
2377                 struct kobject *metrics_kobj;
2378                 struct ctl_table_header *sysctl_header;
2379
2380                 struct mutex lock;
2381                 struct list_head streams;
2382
2383                 spinlock_t hook_lock;
2384
2385                 struct {
2386                         struct i915_perf_stream *exclusive_stream;
2387
2388                         u32 specific_ctx_id;
2389
2390                         struct hrtimer poll_check_timer;
2391                         wait_queue_head_t poll_wq;
2392                         bool pollin;
2393
2394                         bool periodic;
2395                         int period_exponent;
2396                         int timestamp_frequency;
2397
2398                         int tail_margin;
2399
2400                         int metrics_set;
2401
2402                         const struct i915_oa_reg *mux_regs;
2403                         int mux_regs_len;
2404                         const struct i915_oa_reg *b_counter_regs;
2405                         int b_counter_regs_len;
2406
2407                         struct {
2408                                 struct i915_vma *vma;
2409                                 u8 *vaddr;
2410                                 int format;
2411                                 int format_size;
2412                         } oa_buffer;
2413
2414                         u32 gen7_latched_oastatus1;
2415
2416                         struct i915_oa_ops ops;
2417                         const struct i915_oa_format *oa_formats;
2418                         int n_builtin_sets;
2419                 } oa;
2420         } perf;
2421
2422         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2423         struct {
2424                 void (*resume)(struct drm_i915_private *);
2425                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2426
2427                 struct list_head timelines;
2428                 struct i915_gem_timeline global_timeline;
2429                 u32 active_requests;
2430
2431                 /**
2432                  * Is the GPU currently considered idle, or busy executing
2433                  * userspace requests? Whilst idle, we allow runtime power
2434                  * management to power down the hardware and display clocks.
2435                  * In order to reduce the effect on performance, there
2436                  * is a slight delay before we do so.
2437                  */
2438                 bool awake;
2439
2440                 /**
2441                  * We leave the user IRQ off as much as possible,
2442                  * but this means that requests will finish and never
2443                  * be retired once the system goes idle. Set a timer to
2444                  * fire periodically while the ring is running. When it
2445                  * fires, go retire requests.
2446                  */
2447                 struct delayed_work retire_work;
2448
2449                 /**
2450                  * When we detect an idle GPU, we want to turn on
2451                  * powersaving features. So once we see that there
2452                  * are no more requests outstanding and no more
2453                  * arrive within a small period of time, we fire
2454                  * off the idle_work.
2455                  */
2456                 struct delayed_work idle_work;
2457
2458                 ktime_t last_init_time;
2459         } gt;
2460
2461         /* perform PHY state sanity checks? */
2462         bool chv_phy_assert[2];
2463
2464         bool ipc_enabled;
2465
2466         /* Used to save the pipe-to-encoder mapping for audio */
2467         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2468
2469         /*
2470          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2471          * will be rejected. Instead look for a better place.
2472          */
2473 };
2474
2475 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2476 {
2477         return container_of(dev, struct drm_i915_private, drm);
2478 }
2479
2480 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2481 {
2482         return to_i915(dev_get_drvdata(kdev));
2483 }
2484
2485 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2486 {
2487         return container_of(guc, struct drm_i915_private, guc);
2488 }
2489
2490 /* Simple iterator over all initialised engines */
2491 #define for_each_engine(engine__, dev_priv__, id__) \
2492         for ((id__) = 0; \
2493              (id__) < I915_NUM_ENGINES; \
2494              (id__)++) \
2495                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2496
2497 #define __mask_next_bit(mask) ({                                        \
2498         int __idx = ffs(mask) - 1;                                      \
2499         mask &= ~BIT(__idx);                                            \
2500         __idx;                                                          \
2501 })
2502
2503 /* Iterator over subset of engines selected by mask */
2504 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2505         for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;        \
2506              tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2507
2508 enum hdmi_force_audio {
2509         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2510         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2511         HDMI_AUDIO_AUTO,                /* trust EDID */
2512         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2513 };
2514
2515 #define I915_GTT_OFFSET_NONE ((u32)-1)
2516
2517 /*
2518  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2519  * considered to be the frontbuffer for the given plane interface-wise. This
2520  * doesn't mean that the hw necessarily already scans it out, but that any
2521  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2522  *
2523  * We have one bit per pipe and per scanout plane type.
2524  */
2525 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2526 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2527 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2528         (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2529 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2530         (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2531 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2532         (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2533 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2534         (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2535 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2536         (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2537
2538 /*
2539  * Optimised SGL iterator for GEM objects
2540  */
2541 static __always_inline struct sgt_iter {
2542         struct scatterlist *sgp;
2543         union {
2544                 unsigned long pfn;
2545                 dma_addr_t dma;
2546         };
2547         unsigned int curr;
2548         unsigned int max;
2549 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2550         struct sgt_iter s = { .sgp = sgl };
2551
2552         if (s.sgp) {
2553                 s.max = s.curr = s.sgp->offset;
2554                 s.max += s.sgp->length;
2555                 if (dma)
2556                         s.dma = sg_dma_address(s.sgp);
2557                 else
2558                         s.pfn = page_to_pfn(sg_page(s.sgp));
2559         }
2560
2561         return s;
2562 }
2563
2564 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2565 {
2566         ++sg;
2567         if (unlikely(sg_is_chain(sg)))
2568                 sg = sg_chain_ptr(sg);
2569         return sg;
2570 }
2571
2572 /**
2573  * __sg_next - return the next scatterlist entry in a list
2574  * @sg:         The current sg entry
2575  *
2576  * Description:
2577  *   If the entry is the last, return NULL; otherwise, step to the next
2578  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2579  *   otherwise just return the pointer to the current element.
2580  **/
2581 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2582 {
2583 #ifdef CONFIG_DEBUG_SG
2584         BUG_ON(sg->sg_magic != SG_MAGIC);
2585 #endif
2586         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2587 }
2588
2589 /**
2590  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2591  * @__dmap:     DMA address (output)
2592  * @__iter:     'struct sgt_iter' (iterator state, internal)
2593  * @__sgt:      sg_table to iterate over (input)
2594  */
2595 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2596         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2597              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2598              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2599              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2600
2601 /**
2602  * for_each_sgt_page - iterate over the pages of the given sg_table
2603  * @__pp:       page pointer (output)
2604  * @__iter:     'struct sgt_iter' (iterator state, internal)
2605  * @__sgt:      sg_table to iterate over (input)
2606  */
2607 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2608         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2609              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2610               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2611              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2612              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2613
2614 static inline const struct intel_device_info *
2615 intel_info(const struct drm_i915_private *dev_priv)
2616 {
2617         return &dev_priv->info;
2618 }
2619
2620 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2621
2622 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2623 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2624
2625 #define REVID_FOREVER           0xff
2626 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2627
2628 #define GEN_FOREVER (0)
2629 /*
2630  * Returns true if Gen is in inclusive range [Start, End].
2631  *
2632  * Use GEN_FOREVER for unbound start and or end.
2633  */
2634 #define IS_GEN(dev_priv, s, e) ({ \
2635         unsigned int __s = (s), __e = (e); \
2636         BUILD_BUG_ON(!__builtin_constant_p(s)); \
2637         BUILD_BUG_ON(!__builtin_constant_p(e)); \
2638         if ((__s) != GEN_FOREVER) \
2639                 __s = (s) - 1; \
2640         if ((__e) == GEN_FOREVER) \
2641                 __e = BITS_PER_LONG - 1; \
2642         else \
2643                 __e = (e) - 1; \
2644         !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2645 })
2646
2647 /*
2648  * Return true if revision is in range [since,until] inclusive.
2649  *
2650  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2651  */
2652 #define IS_REVID(p, since, until) \
2653         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2654
2655 #define IS_I830(dev_priv)       ((dev_priv)->info.platform == INTEL_I830)
2656 #define IS_I845G(dev_priv)      ((dev_priv)->info.platform == INTEL_I845G)
2657 #define IS_I85X(dev_priv)       ((dev_priv)->info.platform == INTEL_I85X)
2658 #define IS_I865G(dev_priv)      ((dev_priv)->info.platform == INTEL_I865G)
2659 #define IS_I915G(dev_priv)      ((dev_priv)->info.platform == INTEL_I915G)
2660 #define IS_I915GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I915GM)
2661 #define IS_I945G(dev_priv)      ((dev_priv)->info.platform == INTEL_I945G)
2662 #define IS_I945GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I945GM)
2663 #define IS_I965G(dev_priv)      ((dev_priv)->info.platform == INTEL_I965G)
2664 #define IS_I965GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I965GM)
2665 #define IS_G45(dev_priv)        ((dev_priv)->info.platform == INTEL_G45)
2666 #define IS_GM45(dev_priv)       ((dev_priv)->info.platform == INTEL_GM45)
2667 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2668 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2669 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2670 #define IS_PINEVIEW(dev_priv)   ((dev_priv)->info.platform == INTEL_PINEVIEW)
2671 #define IS_G33(dev_priv)        ((dev_priv)->info.platform == INTEL_G33)
2672 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2673 #define IS_IVYBRIDGE(dev_priv)  ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2674 #define IS_IVB_GT1(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0156 || \
2675                                  INTEL_DEVID(dev_priv) == 0x0152 || \
2676                                  INTEL_DEVID(dev_priv) == 0x015a)
2677 #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2678 #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2679 #define IS_HASWELL(dev_priv)    ((dev_priv)->info.platform == INTEL_HASWELL)
2680 #define IS_BROADWELL(dev_priv)  ((dev_priv)->info.platform == INTEL_BROADWELL)
2681 #define IS_SKYLAKE(dev_priv)    ((dev_priv)->info.platform == INTEL_SKYLAKE)
2682 #define IS_BROXTON(dev_priv)    ((dev_priv)->info.platform == INTEL_BROXTON)
2683 #define IS_KABYLAKE(dev_priv)   ((dev_priv)->info.platform == INTEL_KABYLAKE)
2684 #define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
2685 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2686 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2687                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2688 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2689                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2690                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2691                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2692 /* ULX machines are also considered ULT. */
2693 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2694                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2695 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2696                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2697 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2698                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2699 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2700                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2701 /* ULX machines are also considered ULT. */
2702 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2703                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2704 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2705                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2706                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2707                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2708                                  INTEL_DEVID(dev_priv) == 0x1926)
2709 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2710                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2711                                  INTEL_DEVID(dev_priv) == 0x191E)
2712 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2713                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2714                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2715                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2716                                  INTEL_DEVID(dev_priv) == 0x5926)
2717 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2718                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2719                                  INTEL_DEVID(dev_priv) == 0x591E)
2720 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2721                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2722 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2723                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2724
2725 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2726
2727 #define SKL_REVID_A0            0x0
2728 #define SKL_REVID_B0            0x1
2729 #define SKL_REVID_C0            0x2
2730 #define SKL_REVID_D0            0x3
2731 #define SKL_REVID_E0            0x4
2732 #define SKL_REVID_F0            0x5
2733 #define SKL_REVID_G0            0x6
2734 #define SKL_REVID_H0            0x7
2735
2736 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2737
2738 #define BXT_REVID_A0            0x0
2739 #define BXT_REVID_A1            0x1
2740 #define BXT_REVID_B0            0x3
2741 #define BXT_REVID_B_LAST        0x8
2742 #define BXT_REVID_C0            0x9
2743
2744 #define IS_BXT_REVID(dev_priv, since, until) \
2745         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2746
2747 #define KBL_REVID_A0            0x0
2748 #define KBL_REVID_B0            0x1
2749 #define KBL_REVID_C0            0x2
2750 #define KBL_REVID_D0            0x3
2751 #define KBL_REVID_E0            0x4
2752
2753 #define IS_KBL_REVID(dev_priv, since, until) \
2754         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2755
2756 /*
2757  * The genX designation typically refers to the render engine, so render
2758  * capability related checks should use IS_GEN, while display and other checks
2759  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2760  * chips, etc.).
2761  */
2762 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2763 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2764 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2765 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2766 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2767 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2768 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2769 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2770
2771 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2772 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2773 #define IS_GEN9_BC(dev_priv)    (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2774
2775 #define ENGINE_MASK(id) BIT(id)
2776 #define RENDER_RING     ENGINE_MASK(RCS)
2777 #define BSD_RING        ENGINE_MASK(VCS)
2778 #define BLT_RING        ENGINE_MASK(BCS)
2779 #define VEBOX_RING      ENGINE_MASK(VECS)
2780 #define BSD2_RING       ENGINE_MASK(VCS2)
2781 #define ALL_ENGINES     (~0)
2782
2783 #define HAS_ENGINE(dev_priv, id) \
2784         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2785
2786 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2787 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2788 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2789 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2790
2791 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2792 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2793 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2794 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2795                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2796
2797 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2798
2799 #define HAS_HW_CONTEXTS(dev_priv)           ((dev_priv)->info.has_hw_contexts)
2800 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2801                 ((dev_priv)->info.has_logical_ring_contexts)
2802 #define USES_PPGTT(dev_priv)            (i915.enable_ppgtt)
2803 #define USES_FULL_PPGTT(dev_priv)       (i915.enable_ppgtt >= 2)
2804 #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2805
2806 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2807 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2808                 ((dev_priv)->info.overlay_needs_physical)
2809
2810 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2811 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2812
2813 /* WaRsDisableCoarsePowerGating:skl,bxt */
2814 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2815         (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2816          IS_SKL_GT3(dev_priv) || \
2817          IS_SKL_GT4(dev_priv))
2818
2819 /*
2820  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2821  * even when in MSI mode. This results in spurious interrupt warnings if the
2822  * legacy irq no. is shared with another device. The kernel then disables that
2823  * interrupt source and so prevents the other device from working properly.
2824  */
2825 #define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2826 #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2827
2828 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2829  * rows, which changed the alignment requirements and fence programming.
2830  */
2831 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2832                                          !(IS_I915G(dev_priv) || \
2833                                          IS_I915GM(dev_priv)))
2834 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2835 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2836
2837 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2838 #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2839 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2840
2841 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2842
2843 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2844
2845 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2846 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2847 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2848 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2849 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2850
2851 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2852
2853 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2854 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2855
2856 /*
2857  * For now, anything with a GuC requires uCode loading, and then supports
2858  * command submission once loaded. But these are logically independent
2859  * properties, so we have separate macros to test them.
2860  */
2861 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2862 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2863 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2864 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2865
2866 #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2867
2868 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2869
2870 #define INTEL_PCH_DEVICE_ID_MASK                0xff00
2871 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2872 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2873 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2874 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2875 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2876 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2877 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2878 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA200
2879 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2880 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2881 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2882
2883 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2884 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2885 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2886 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2887 #define HAS_PCH_LPT_LP(dev_priv) \
2888         ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2889 #define HAS_PCH_LPT_H(dev_priv) \
2890         ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2891 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2892 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2893 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2894 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2895
2896 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2897
2898 #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2899
2900 /* DPF == dynamic parity feature */
2901 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2902 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2903                                  2 : HAS_L3_DPF(dev_priv))
2904
2905 #define GT_FREQUENCY_MULTIPLIER 50
2906 #define GEN9_FREQ_SCALER 3
2907
2908 #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2909
2910 #include "i915_trace.h"
2911
2912 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2913 {
2914 #ifdef CONFIG_INTEL_IOMMU
2915         if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2916                 return true;
2917 #endif
2918         return false;
2919 }
2920
2921 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2922                                 int enable_ppgtt);
2923
2924 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2925
2926 /* i915_drv.c */
2927 void __printf(3, 4)
2928 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2929               const char *fmt, ...);
2930
2931 #define i915_report_error(dev_priv, fmt, ...)                              \
2932         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2933
2934 #ifdef CONFIG_COMPAT
2935 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2936                               unsigned long arg);
2937 #else
2938 #define i915_compat_ioctl NULL
2939 #endif
2940 extern const struct dev_pm_ops i915_pm_ops;
2941
2942 extern int i915_driver_load(struct pci_dev *pdev,
2943                             const struct pci_device_id *ent);
2944 extern void i915_driver_unload(struct drm_device *dev);
2945 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2946 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2947 extern void i915_reset(struct drm_i915_private *dev_priv);
2948 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2949 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2950 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2951 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2952 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2953 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2954 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2955 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2956
2957 int intel_engines_init_early(struct drm_i915_private *dev_priv);
2958 int intel_engines_init(struct drm_i915_private *dev_priv);
2959
2960 /* intel_hotplug.c */
2961 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2962                            u32 pin_mask, u32 long_mask);
2963 void intel_hpd_init(struct drm_i915_private *dev_priv);
2964 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2965 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2966 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2967 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2968 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2969
2970 /* i915_irq.c */
2971 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2972 {
2973         unsigned long delay;
2974
2975         if (unlikely(!i915.enable_hangcheck))
2976                 return;
2977
2978         /* Don't continually defer the hangcheck so that it is always run at
2979          * least once after work has been scheduled on any ring. Otherwise,
2980          * we will ignore a hung ring if a second ring is kept busy.
2981          */
2982
2983         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2984         queue_delayed_work(system_long_wq,
2985                            &dev_priv->gpu_error.hangcheck_work, delay);
2986 }
2987
2988 __printf(3, 4)
2989 void i915_handle_error(struct drm_i915_private *dev_priv,
2990                        u32 engine_mask,
2991                        const char *fmt, ...);
2992
2993 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2994 int intel_irq_install(struct drm_i915_private *dev_priv);
2995 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2996
2997 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2998 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2999                                         bool restore_forcewake);
3000 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
3001 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
3002 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
3003 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3004 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3005                                          bool restore);
3006 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
3007 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
3008                                 enum forcewake_domains domains);
3009 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
3010                                 enum forcewake_domains domains);
3011 /* Like above but the caller must manage the uncore.lock itself.
3012  * Must be used with I915_READ_FW and friends.
3013  */
3014 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3015                                         enum forcewake_domains domains);
3016 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3017                                         enum forcewake_domains domains);
3018 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3019
3020 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
3021
3022 int intel_wait_for_register(struct drm_i915_private *dev_priv,
3023                             i915_reg_t reg,
3024                             const u32 mask,
3025                             const u32 value,
3026                             const unsigned long timeout_ms);
3027 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3028                                i915_reg_t reg,
3029                                const u32 mask,
3030                                const u32 value,
3031                                const unsigned long timeout_ms);
3032
3033 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3034 {
3035         return dev_priv->gvt;
3036 }
3037
3038 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3039 {
3040         return dev_priv->vgpu.active;
3041 }
3042
3043 void
3044 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3045                      u32 status_mask);
3046
3047 void
3048 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3049                       u32 status_mask);
3050
3051 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3052 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3053 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3054                                    uint32_t mask,
3055                                    uint32_t bits);
3056 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3057                             uint32_t interrupt_mask,
3058                             uint32_t enabled_irq_mask);
3059 static inline void
3060 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3061 {
3062         ilk_update_display_irq(dev_priv, bits, bits);
3063 }
3064 static inline void
3065 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3066 {
3067         ilk_update_display_irq(dev_priv, bits, 0);
3068 }
3069 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3070                          enum pipe pipe,
3071                          uint32_t interrupt_mask,
3072                          uint32_t enabled_irq_mask);
3073 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3074                                        enum pipe pipe, uint32_t bits)
3075 {
3076         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3077 }
3078 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3079                                         enum pipe pipe, uint32_t bits)
3080 {
3081         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3082 }
3083 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3084                                   uint32_t interrupt_mask,
3085                                   uint32_t enabled_irq_mask);
3086 static inline void
3087 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3088 {
3089         ibx_display_interrupt_update(dev_priv, bits, bits);
3090 }
3091 static inline void
3092 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3093 {
3094         ibx_display_interrupt_update(dev_priv, bits, 0);
3095 }
3096
3097 /* i915_gem.c */
3098 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3099                           struct drm_file *file_priv);
3100 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3101                          struct drm_file *file_priv);
3102 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3103                           struct drm_file *file_priv);
3104 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3105                         struct drm_file *file_priv);
3106 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3107                         struct drm_file *file_priv);
3108 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3109                               struct drm_file *file_priv);
3110 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3111                              struct drm_file *file_priv);
3112 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3113                         struct drm_file *file_priv);
3114 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3115                          struct drm_file *file_priv);
3116 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3117                         struct drm_file *file_priv);
3118 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3119                                struct drm_file *file);
3120 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3121                                struct drm_file *file);
3122 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3123                             struct drm_file *file_priv);
3124 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3125                            struct drm_file *file_priv);
3126 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3127                               struct drm_file *file_priv);
3128 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3129                               struct drm_file *file_priv);
3130 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3131 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3132                            struct drm_file *file);
3133 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3134                                 struct drm_file *file_priv);
3135 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3136                         struct drm_file *file_priv);
3137 void i915_gem_sanitize(struct drm_i915_private *i915);
3138 int i915_gem_load_init(struct drm_i915_private *dev_priv);
3139 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3140 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3141 int i915_gem_freeze(struct drm_i915_private *dev_priv);
3142 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3143
3144 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3145 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3146 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3147                          const struct drm_i915_gem_object_ops *ops);
3148 struct drm_i915_gem_object *
3149 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3150 struct drm_i915_gem_object *
3151 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3152                                  const void *data, size_t size);
3153 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3154 void i915_gem_free_object(struct drm_gem_object *obj);
3155
3156 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3157 {
3158         /* A single pass should suffice to release all the freed objects (along
3159          * most call paths) , but be a little more paranoid in that freeing
3160          * the objects does take a little amount of time, during which the rcu
3161          * callbacks could have added new objects into the freed list, and
3162          * armed the work again.
3163          */
3164         do {
3165                 rcu_barrier();
3166         } while (flush_work(&i915->mm.free_work));
3167 }
3168
3169 struct i915_vma * __must_check
3170 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3171                          const struct i915_ggtt_view *view,
3172                          u64 size,
3173                          u64 alignment,
3174                          u64 flags);
3175
3176 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3177 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3178
3179 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3180
3181 static inline int __sg_page_count(const struct scatterlist *sg)
3182 {
3183         return sg->length >> PAGE_SHIFT;
3184 }
3185
3186 struct scatterlist *
3187 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3188                        unsigned int n, unsigned int *offset);
3189
3190 struct page *
3191 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3192                          unsigned int n);
3193
3194 struct page *
3195 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3196                                unsigned int n);
3197
3198 dma_addr_t
3199 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3200                                 unsigned long n);
3201
3202 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3203                                  struct sg_table *pages);
3204 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3205
3206 static inline int __must_check
3207 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3208 {
3209         might_lock(&obj->mm.lock);
3210
3211         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3212                 return 0;
3213
3214         return __i915_gem_object_get_pages(obj);
3215 }
3216
3217 static inline void
3218 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3219 {
3220         GEM_BUG_ON(!obj->mm.pages);
3221
3222         atomic_inc(&obj->mm.pages_pin_count);
3223 }
3224
3225 static inline bool
3226 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3227 {
3228         return atomic_read(&obj->mm.pages_pin_count);
3229 }
3230
3231 static inline void
3232 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3233 {
3234         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3235         GEM_BUG_ON(!obj->mm.pages);
3236
3237         atomic_dec(&obj->mm.pages_pin_count);
3238 }
3239
3240 static inline void
3241 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3242 {
3243         __i915_gem_object_unpin_pages(obj);
3244 }
3245
3246 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3247         I915_MM_NORMAL = 0,
3248         I915_MM_SHRINKER
3249 };
3250
3251 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3252                                  enum i915_mm_subclass subclass);
3253 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3254
3255 enum i915_map_type {
3256         I915_MAP_WB = 0,
3257         I915_MAP_WC,
3258 };
3259
3260 /**
3261  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3262  * @obj: the object to map into kernel address space
3263  * @type: the type of mapping, used to select pgprot_t
3264  *
3265  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3266  * pages and then returns a contiguous mapping of the backing storage into
3267  * the kernel address space. Based on the @type of mapping, the PTE will be
3268  * set to either WriteBack or WriteCombine (via pgprot_t).
3269  *
3270  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3271  * mapping is no longer required.
3272  *
3273  * Returns the pointer through which to access the mapped object, or an
3274  * ERR_PTR() on error.
3275  */
3276 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3277                                            enum i915_map_type type);
3278
3279 /**
3280  * i915_gem_object_unpin_map - releases an earlier mapping
3281  * @obj: the object to unmap
3282  *
3283  * After pinning the object and mapping its pages, once you are finished
3284  * with your access, call i915_gem_object_unpin_map() to release the pin
3285  * upon the mapping. Once the pin count reaches zero, that mapping may be
3286  * removed.
3287  */
3288 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3289 {
3290         i915_gem_object_unpin_pages(obj);
3291 }
3292
3293 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3294                                     unsigned int *needs_clflush);
3295 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3296                                      unsigned int *needs_clflush);
3297 #define CLFLUSH_BEFORE 0x1
3298 #define CLFLUSH_AFTER 0x2
3299 #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3300
3301 static inline void
3302 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3303 {
3304         i915_gem_object_unpin_pages(obj);
3305 }
3306
3307 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3308 void i915_vma_move_to_active(struct i915_vma *vma,
3309                              struct drm_i915_gem_request *req,
3310                              unsigned int flags);
3311 int i915_gem_dumb_create(struct drm_file *file_priv,
3312                          struct drm_device *dev,
3313                          struct drm_mode_create_dumb *args);
3314 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3315                       uint32_t handle, uint64_t *offset);
3316 int i915_gem_mmap_gtt_version(void);
3317
3318 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3319                        struct drm_i915_gem_object *new,
3320                        unsigned frontbuffer_bits);
3321
3322 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3323
3324 struct drm_i915_gem_request *
3325 i915_gem_find_active_request(struct intel_engine_cs *engine);
3326
3327 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3328
3329 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3330 {
3331         return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3332 }
3333
3334 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3335 {
3336         return unlikely(test_bit(I915_WEDGED, &error->flags));
3337 }
3338
3339 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3340 {
3341         return i915_reset_in_progress(error) | i915_terminally_wedged(error);
3342 }
3343
3344 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3345 {
3346         return READ_ONCE(error->reset_count);
3347 }
3348
3349 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3350 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3351 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3352 void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3353 void i915_gem_init_mmio(struct drm_i915_private *i915);
3354 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3355 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3356 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3357 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3358 int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3359                                         unsigned int flags);
3360 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3361 void i915_gem_resume(struct drm_i915_private *dev_priv);
3362 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3363 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3364                          unsigned int flags,
3365                          long timeout,
3366                          struct intel_rps_client *rps);
3367 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3368                                   unsigned int flags,
3369                                   int priority);
3370 #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3371
3372 int __must_check
3373 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3374                                   bool write);
3375 int __must_check
3376 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3377 struct i915_vma * __must_check
3378 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3379                                      u32 alignment,
3380                                      const struct i915_ggtt_view *view);
3381 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3382 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3383                                 int align);
3384 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3385 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3386
3387 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3388                                     enum i915_cache_level cache_level);
3389
3390 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3391                                 struct dma_buf *dma_buf);
3392
3393 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3394                                 struct drm_gem_object *gem_obj, int flags);
3395
3396 static inline struct i915_hw_ppgtt *
3397 i915_vm_to_ppgtt(struct i915_address_space *vm)
3398 {
3399         return container_of(vm, struct i915_hw_ppgtt, base);
3400 }
3401
3402 /* i915_gem_fence_reg.c */
3403 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3404 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3405
3406 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3407 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3408
3409 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3410 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3411                                        struct sg_table *pages);
3412 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3413                                          struct sg_table *pages);
3414
3415 static inline struct i915_gem_context *
3416 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3417 {
3418         struct i915_gem_context *ctx;
3419
3420         lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3421
3422         ctx = idr_find(&file_priv->context_idr, id);
3423         if (!ctx)
3424                 return ERR_PTR(-ENOENT);
3425
3426         return ctx;
3427 }
3428
3429 static inline struct i915_gem_context *
3430 i915_gem_context_get(struct i915_gem_context *ctx)
3431 {
3432         kref_get(&ctx->ref);
3433         return ctx;
3434 }
3435
3436 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3437 {
3438         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3439         kref_put(&ctx->ref, i915_gem_context_free);
3440 }
3441
3442 static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3443 {
3444         struct mutex *lock = &ctx->i915->drm.struct_mutex;
3445
3446         if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3447                 mutex_unlock(lock);
3448 }
3449
3450 static inline struct intel_timeline *
3451 i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3452                                  struct intel_engine_cs *engine)
3453 {
3454         struct i915_address_space *vm;
3455
3456         vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3457         return &vm->timeline.engine[engine->id];
3458 }
3459
3460 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3461                          struct drm_file *file);
3462
3463 /* i915_gem_evict.c */
3464 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3465                                           u64 min_size, u64 alignment,
3466                                           unsigned cache_level,
3467                                           u64 start, u64 end,
3468                                           unsigned flags);
3469 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3470                                          struct drm_mm_node *node,
3471                                          unsigned int flags);
3472 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3473
3474 /* belongs in i915_gem_gtt.h */
3475 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3476 {
3477         wmb();
3478         if (INTEL_GEN(dev_priv) < 6)
3479                 intel_gtt_chipset_flush();
3480 }
3481
3482 /* i915_gem_stolen.c */
3483 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3484                                 struct drm_mm_node *node, u64 size,
3485                                 unsigned alignment);
3486 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3487                                          struct drm_mm_node *node, u64 size,
3488                                          unsigned alignment, u64 start,
3489                                          u64 end);
3490 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3491                                  struct drm_mm_node *node);
3492 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3493 void i915_gem_cleanup_stolen(struct drm_device *dev);
3494 struct drm_i915_gem_object *
3495 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3496 struct drm_i915_gem_object *
3497 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3498                                                u32 stolen_offset,
3499                                                u32 gtt_offset,
3500                                                u32 size);
3501
3502 /* i915_gem_internal.c */
3503 struct drm_i915_gem_object *
3504 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3505                                 phys_addr_t size);
3506
3507 /* i915_gem_shrinker.c */
3508 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3509                               unsigned long target,
3510                               unsigned flags);
3511 #define I915_SHRINK_PURGEABLE 0x1
3512 #define I915_SHRINK_UNBOUND 0x2
3513 #define I915_SHRINK_BOUND 0x4
3514 #define I915_SHRINK_ACTIVE 0x8
3515 #define I915_SHRINK_VMAPS 0x10
3516 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3517 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3518 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3519
3520
3521 /* i915_gem_tiling.c */
3522 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3523 {
3524         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3525
3526         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3527                 i915_gem_object_is_tiled(obj);
3528 }
3529
3530 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3531                         unsigned int tiling, unsigned int stride);
3532 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3533                              unsigned int tiling, unsigned int stride);
3534
3535 /* i915_debugfs.c */
3536 #ifdef CONFIG_DEBUG_FS
3537 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3538 void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
3539 int i915_debugfs_connector_add(struct drm_connector *connector);
3540 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3541 #else
3542 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3543 static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3544 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3545 { return 0; }
3546 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3547 #endif
3548
3549 /* i915_gpu_error.c */
3550 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3551
3552 __printf(2, 3)
3553 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3554 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3555                             const struct i915_error_state_file_priv *error);
3556 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3557                               struct drm_i915_private *i915,
3558                               size_t count, loff_t pos);
3559 static inline void i915_error_state_buf_release(
3560         struct drm_i915_error_state_buf *eb)
3561 {
3562         kfree(eb->buf);
3563 }
3564 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3565                               u32 engine_mask,
3566                               const char *error_msg);
3567 void i915_error_state_get(struct drm_device *dev,
3568                           struct i915_error_state_file_priv *error_priv);
3569 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3570 void i915_destroy_error_state(struct drm_i915_private *dev_priv);
3571
3572 #else
3573
3574 static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3575                                             u32 engine_mask,
3576                                             const char *error_msg)
3577 {
3578 }
3579
3580 static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
3581 {
3582 }
3583
3584 #endif
3585
3586 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3587
3588 /* i915_cmd_parser.c */
3589 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3590 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3591 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3592 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3593                             struct drm_i915_gem_object *batch_obj,
3594                             struct drm_i915_gem_object *shadow_batch_obj,
3595                             u32 batch_start_offset,
3596                             u32 batch_len,
3597                             bool is_master);
3598
3599 /* i915_perf.c */
3600 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3601 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3602 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3603 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3604
3605 /* i915_suspend.c */
3606 extern int i915_save_state(struct drm_i915_private *dev_priv);
3607 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3608
3609 /* i915_sysfs.c */
3610 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3611 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3612
3613 /* intel_i2c.c */
3614 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3615 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3616 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3617                                      unsigned int pin);
3618
3619 extern struct i2c_adapter *
3620 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3621 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3622 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3623 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3624 {
3625         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3626 }
3627 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3628
3629 /* intel_bios.c */
3630 int intel_bios_init(struct drm_i915_private *dev_priv);
3631 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3632 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3633 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3634 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3635 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3636 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3637 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3638 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3639                                      enum port port);
3640 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3641                                 enum port port);
3642
3643
3644 /* intel_opregion.c */
3645 #ifdef CONFIG_ACPI
3646 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3647 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3648 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3649 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3650 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3651                                          bool enable);
3652 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3653                                          pci_power_t state);
3654 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3655 #else
3656 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3657 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3658 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3659 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3660 {
3661 }
3662 static inline int
3663 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3664 {
3665         return 0;
3666 }
3667 static inline int
3668 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3669 {
3670         return 0;
3671 }
3672 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3673 {
3674         return -ENODEV;
3675 }
3676 #endif
3677
3678 /* intel_acpi.c */
3679 #ifdef CONFIG_ACPI
3680 extern void intel_register_dsm_handler(void);
3681 extern void intel_unregister_dsm_handler(void);
3682 #else
3683 static inline void intel_register_dsm_handler(void) { return; }
3684 static inline void intel_unregister_dsm_handler(void) { return; }
3685 #endif /* CONFIG_ACPI */
3686
3687 /* intel_device_info.c */
3688 static inline struct intel_device_info *
3689 mkwrite_device_info(struct drm_i915_private *dev_priv)
3690 {
3691         return (struct intel_device_info *)&dev_priv->info;
3692 }
3693
3694 const char *intel_platform_name(enum intel_platform platform);
3695 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3696 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3697
3698 /* modesetting */
3699 extern void intel_modeset_init_hw(struct drm_device *dev);
3700 extern int intel_modeset_init(struct drm_device *dev);
3701 extern void intel_modeset_gem_init(struct drm_device *dev);
3702 extern void intel_modeset_cleanup(struct drm_device *dev);
3703 extern int intel_connector_register(struct drm_connector *);
3704 extern void intel_connector_unregister(struct drm_connector *);
3705 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3706                                        bool state);
3707 extern void intel_display_resume(struct drm_device *dev);
3708 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3709 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3710 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3711 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3712 extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3713 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3714                                   bool enable);
3715
3716 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3717                         struct drm_file *file);
3718
3719 /* overlay */
3720 extern struct intel_overlay_error_state *
3721 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3722 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3723                                             struct intel_overlay_error_state *error);
3724
3725 extern struct intel_display_error_state *
3726 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3727 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3728                                             struct drm_i915_private *dev_priv,
3729                                             struct intel_display_error_state *error);
3730
3731 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3732 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3733 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3734                       u32 reply_mask, u32 reply, int timeout_base_ms);
3735
3736 /* intel_sideband.c */
3737 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3738 int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3739 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3740 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3741 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3742 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3743 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3744 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3745 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3746 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3747 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3748 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3749 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3750 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3751                    enum intel_sbi_destination destination);
3752 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3753                      enum intel_sbi_destination destination);
3754 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3755 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3756
3757 /* intel_dpio_phy.c */
3758 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3759                              enum dpio_phy *phy, enum dpio_channel *ch);
3760 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3761                                   enum port port, u32 margin, u32 scale,
3762                                   u32 enable, u32 deemphasis);
3763 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3764 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3765 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3766                             enum dpio_phy phy);
3767 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3768                               enum dpio_phy phy);
3769 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3770                                              uint8_t lane_count);
3771 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3772                                      uint8_t lane_lat_optim_mask);
3773 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3774
3775 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3776                               u32 deemph_reg_value, u32 margin_reg_value,
3777                               bool uniq_trans_scale);
3778 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3779                               bool reset);
3780 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3781 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3782 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3783 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3784
3785 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3786                               u32 demph_reg_value, u32 preemph_reg_value,
3787                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3788 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3789 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3790 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3791
3792 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3793 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3794
3795 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3796 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3797
3798 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3799 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3800 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3801 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3802
3803 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3804 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3805 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3806 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3807
3808 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3809  * will be implemented using 2 32-bit writes in an arbitrary order with
3810  * an arbitrary delay between them. This can cause the hardware to
3811  * act upon the intermediate value, possibly leading to corruption and
3812  * machine death. For this reason we do not support I915_WRITE64, or
3813  * dev_priv->uncore.funcs.mmio_writeq.
3814  *
3815  * When reading a 64-bit value as two 32-bit values, the delay may cause
3816  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3817  * occasionally a 64-bit register does not actualy support a full readq
3818  * and must be read using two 32-bit reads.
3819  *
3820  * You have been warned.
3821  */
3822 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3823
3824 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3825         u32 upper, lower, old_upper, loop = 0;                          \
3826         upper = I915_READ(upper_reg);                                   \
3827         do {                                                            \
3828                 old_upper = upper;                                      \
3829                 lower = I915_READ(lower_reg);                           \
3830                 upper = I915_READ(upper_reg);                           \
3831         } while (upper != old_upper && loop++ < 2);                     \
3832         (u64)upper << 32 | lower; })
3833
3834 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3835 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3836
3837 #define __raw_read(x, s) \
3838 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3839                                              i915_reg_t reg) \
3840 { \
3841         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3842 }
3843
3844 #define __raw_write(x, s) \
3845 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3846                                        i915_reg_t reg, uint##x##_t val) \
3847 { \
3848         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3849 }
3850 __raw_read(8, b)
3851 __raw_read(16, w)
3852 __raw_read(32, l)
3853 __raw_read(64, q)
3854
3855 __raw_write(8, b)
3856 __raw_write(16, w)
3857 __raw_write(32, l)
3858 __raw_write(64, q)
3859
3860 #undef __raw_read
3861 #undef __raw_write
3862
3863 /* These are untraced mmio-accessors that are only valid to be used inside
3864  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3865  * controlled.
3866  *
3867  * Think twice, and think again, before using these.
3868  *
3869  * As an example, these accessors can possibly be used between:
3870  *
3871  * spin_lock_irq(&dev_priv->uncore.lock);
3872  * intel_uncore_forcewake_get__locked();
3873  *
3874  * and
3875  *
3876  * intel_uncore_forcewake_put__locked();
3877  * spin_unlock_irq(&dev_priv->uncore.lock);
3878  *
3879  *
3880  * Note: some registers may not need forcewake held, so
3881  * intel_uncore_forcewake_{get,put} can be omitted, see
3882  * intel_uncore_forcewake_for_reg().
3883  *
3884  * Certain architectures will die if the same cacheline is concurrently accessed
3885  * by different clients (e.g. on Ivybridge). Access to registers should
3886  * therefore generally be serialised, by either the dev_priv->uncore.lock or
3887  * a more localised lock guarding all access to that bank of registers.
3888  */
3889 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3890 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3891 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3892 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3893
3894 /* "Broadcast RGB" property */
3895 #define INTEL_BROADCAST_RGB_AUTO 0
3896 #define INTEL_BROADCAST_RGB_FULL 1
3897 #define INTEL_BROADCAST_RGB_LIMITED 2
3898
3899 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3900 {
3901         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3902                 return VLV_VGACNTRL;
3903         else if (INTEL_GEN(dev_priv) >= 5)
3904                 return CPU_VGACNTRL;
3905         else
3906                 return VGACNTRL;
3907 }
3908
3909 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3910 {
3911         unsigned long j = msecs_to_jiffies(m);
3912
3913         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3914 }
3915
3916 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3917 {
3918         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3919 }
3920
3921 static inline unsigned long
3922 timespec_to_jiffies_timeout(const struct timespec *value)
3923 {
3924         unsigned long j = timespec_to_jiffies(value);
3925
3926         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3927 }
3928
3929 /*
3930  * If you need to wait X milliseconds between events A and B, but event B
3931  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3932  * when event A happened, then just before event B you call this function and
3933  * pass the timestamp as the first argument, and X as the second argument.
3934  */
3935 static inline void
3936 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3937 {
3938         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3939
3940         /*
3941          * Don't re-read the value of "jiffies" every time since it may change
3942          * behind our back and break the math.
3943          */
3944         tmp_jiffies = jiffies;
3945         target_jiffies = timestamp_jiffies +
3946                          msecs_to_jiffies_timeout(to_wait_ms);
3947
3948         if (time_after(target_jiffies, tmp_jiffies)) {
3949                 remaining_jiffies = target_jiffies - tmp_jiffies;
3950                 while (remaining_jiffies)
3951                         remaining_jiffies =
3952                             schedule_timeout_uninterruptible(remaining_jiffies);
3953         }
3954 }
3955
3956 static inline bool
3957 __i915_request_irq_complete(struct drm_i915_gem_request *req)
3958 {
3959         struct intel_engine_cs *engine = req->engine;
3960
3961         /* Before we do the heavier coherent read of the seqno,
3962          * check the value (hopefully) in the CPU cacheline.
3963          */
3964         if (__i915_gem_request_completed(req))
3965                 return true;
3966
3967         /* Ensure our read of the seqno is coherent so that we
3968          * do not "miss an interrupt" (i.e. if this is the last
3969          * request and the seqno write from the GPU is not visible
3970          * by the time the interrupt fires, we will see that the
3971          * request is incomplete and go back to sleep awaiting
3972          * another interrupt that will never come.)
3973          *
3974          * Strictly, we only need to do this once after an interrupt,
3975          * but it is easier and safer to do it every time the waiter
3976          * is woken.
3977          */
3978         if (engine->irq_seqno_barrier &&
3979             rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
3980             test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
3981                 struct task_struct *tsk;
3982
3983                 /* The ordering of irq_posted versus applying the barrier
3984                  * is crucial. The clearing of the current irq_posted must
3985                  * be visible before we perform the barrier operation,
3986                  * such that if a subsequent interrupt arrives, irq_posted
3987                  * is reasserted and our task rewoken (which causes us to
3988                  * do another __i915_request_irq_complete() immediately
3989                  * and reapply the barrier). Conversely, if the clear
3990                  * occurs after the barrier, then an interrupt that arrived
3991                  * whilst we waited on the barrier would not trigger a
3992                  * barrier on the next pass, and the read may not see the
3993                  * seqno update.
3994                  */
3995                 engine->irq_seqno_barrier(engine);
3996
3997                 /* If we consume the irq, but we are no longer the bottom-half,
3998                  * the real bottom-half may not have serialised their own
3999                  * seqno check with the irq-barrier (i.e. may have inspected
4000                  * the seqno before we believe it coherent since they see
4001                  * irq_posted == false but we are still running).
4002                  */
4003                 rcu_read_lock();
4004                 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
4005                 if (tsk && tsk != current)
4006                         /* Note that if the bottom-half is changed as we
4007                          * are sending the wake-up, the new bottom-half will
4008                          * be woken by whomever made the change. We only have
4009                          * to worry about when we steal the irq-posted for
4010                          * ourself.
4011                          */
4012                         wake_up_process(tsk);
4013                 rcu_read_unlock();
4014
4015                 if (__i915_gem_request_completed(req))
4016                         return true;
4017         }
4018
4019         return false;
4020 }
4021
4022 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4023 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4024
4025 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4026  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4027  * perform the operation. To check beforehand, pass in the parameters to
4028  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4029  * you only need to pass in the minor offsets, page-aligned pointers are
4030  * always valid.
4031  *
4032  * For just checking for SSE4.1, in the foreknowledge that the future use
4033  * will be correctly aligned, just use i915_has_memcpy_from_wc().
4034  */
4035 #define i915_can_memcpy_from_wc(dst, src, len) \
4036         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4037
4038 #define i915_has_memcpy_from_wc() \
4039         i915_memcpy_from_wc(NULL, NULL, 0)
4040
4041 /* i915_mm.c */
4042 int remap_io_mapping(struct vm_area_struct *vma,
4043                      unsigned long addr, unsigned long pfn, unsigned long size,
4044                      struct io_mapping *iomap);
4045
4046 #endif