2 * Copyright © 2008-2015 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Eric Anholt <eric@anholt.net>
29 #include <drm/drm_vma_manager.h>
30 #include <drm/i915_drm.h>
32 #include "i915_vgpu.h"
33 #include "i915_trace.h"
34 #include "intel_drv.h"
35 #include "intel_frontbuffer.h"
36 #include "intel_mocs.h"
37 #include <linux/dma-fence-array.h>
38 #include <linux/reservation.h>
39 #include <linux/shmem_fs.h>
40 #include <linux/slab.h>
41 #include <linux/swap.h>
42 #include <linux/pci.h>
43 #include <linux/dma-buf.h>
45 static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
46 static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
47 static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
49 static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
52 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
55 static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
60 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
63 return obj->pin_display;
67 insert_mappable_node(struct i915_ggtt *ggtt,
68 struct drm_mm_node *node, u32 size)
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
73 0, ggtt->mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
79 remove_mappable_node(struct drm_mm_node *node)
81 drm_mm_remove_node(node);
84 /* some bookkeeping */
85 static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
88 spin_lock(&dev_priv->mm.object_stat_lock);
89 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
91 spin_unlock(&dev_priv->mm.object_stat_lock);
94 static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
97 spin_lock(&dev_priv->mm.object_stat_lock);
98 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
100 spin_unlock(&dev_priv->mm.object_stat_lock);
104 i915_gem_wait_for_error(struct i915_gpu_error *error)
110 if (!i915_reset_in_progress(error))
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
118 ret = wait_event_interruptible_timeout(error->reset_queue,
119 !i915_reset_in_progress(error),
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
124 } else if (ret < 0) {
131 int i915_mutex_lock_interruptible(struct drm_device *dev)
133 struct drm_i915_private *dev_priv = to_i915(dev);
136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
148 i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
149 struct drm_file *file)
151 struct drm_i915_private *dev_priv = to_i915(dev);
152 struct i915_ggtt *ggtt = &dev_priv->ggtt;
153 struct drm_i915_gem_get_aperture *args = data;
154 struct i915_vma *vma;
158 mutex_lock(&dev->struct_mutex);
159 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
160 if (i915_vma_is_pinned(vma))
161 pinned += vma->node.size;
162 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
163 if (i915_vma_is_pinned(vma))
164 pinned += vma->node.size;
165 mutex_unlock(&dev->struct_mutex);
167 args->aper_size = ggtt->base.total;
168 args->aper_available_size = args->aper_size - pinned;
173 static struct sg_table *
174 i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
176 struct address_space *mapping = obj->base.filp->f_mapping;
177 drm_dma_handle_t *phys;
179 struct scatterlist *sg;
183 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
184 return ERR_PTR(-EINVAL);
186 /* Always aligning to the object size, allows a single allocation
187 * to handle all possible callers, and given typical object sizes,
188 * the alignment of the buddy allocation will naturally match.
190 phys = drm_pci_alloc(obj->base.dev,
192 roundup_pow_of_two(obj->base.size));
194 return ERR_PTR(-ENOMEM);
197 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
201 page = shmem_read_mapping_page(mapping, i);
207 src = kmap_atomic(page);
208 memcpy(vaddr, src, PAGE_SIZE);
209 drm_clflush_virt_range(vaddr, PAGE_SIZE);
216 i915_gem_chipset_flush(to_i915(obj->base.dev));
218 st = kmalloc(sizeof(*st), GFP_KERNEL);
220 st = ERR_PTR(-ENOMEM);
224 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
226 st = ERR_PTR(-ENOMEM);
232 sg->length = obj->base.size;
234 sg_dma_address(sg) = phys->busaddr;
235 sg_dma_len(sg) = obj->base.size;
237 obj->phys_handle = phys;
241 drm_pci_free(obj->base.dev, phys);
246 __i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
247 struct sg_table *pages,
250 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
252 if (obj->mm.madv == I915_MADV_DONTNEED)
253 obj->mm.dirty = false;
256 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
257 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
258 drm_clflush_sg(pages);
260 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
261 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
265 i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
266 struct sg_table *pages)
268 __i915_gem_object_release_shmem(obj, pages, false);
271 struct address_space *mapping = obj->base.filp->f_mapping;
272 char *vaddr = obj->phys_handle->vaddr;
275 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
279 page = shmem_read_mapping_page(mapping, i);
283 dst = kmap_atomic(page);
284 drm_clflush_virt_range(vaddr, PAGE_SIZE);
285 memcpy(dst, vaddr, PAGE_SIZE);
288 set_page_dirty(page);
289 if (obj->mm.madv == I915_MADV_WILLNEED)
290 mark_page_accessed(page);
294 obj->mm.dirty = false;
297 sg_free_table(pages);
300 drm_pci_free(obj->base.dev, obj->phys_handle);
304 i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
306 i915_gem_object_unpin_pages(obj);
309 static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
310 .get_pages = i915_gem_object_get_pages_phys,
311 .put_pages = i915_gem_object_put_pages_phys,
312 .release = i915_gem_object_release_phys,
315 int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
321 lockdep_assert_held(&obj->base.dev->struct_mutex);
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
332 MAX_SCHEDULE_TIMEOUT,
337 i915_gem_retire_requests(to_i915(obj->base.dev));
339 while ((vma = list_first_entry_or_null(&obj->vma_list,
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
347 list_splice(&still_in_list, &obj->vma_list);
353 i915_gem_object_wait_fence(struct dma_fence *fence,
356 struct intel_rps_client *rps)
358 struct drm_i915_gem_request *rq;
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
390 if (INTEL_GEN(rq->i915) >= 6)
391 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
396 timeout = i915_wait_request(rq, flags, timeout);
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
402 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
403 /* The GPU is now idle and this client has stalled.
404 * Since no other client has submitted a request in the
405 * meantime, assume that this client is the only one
406 * supplying work to the GPU but is unable to keep that
407 * work supplied because it is waiting. Since the GPU is
408 * then never kept fully busy, RPS autoclocking will
409 * keep the clocks relatively low, causing further delays.
410 * Compensate by giving the synchronous client credit for
411 * a waitboost next time.
413 spin_lock(&rq->i915->rps.client_lock);
414 list_del_init(&rps->link);
415 spin_unlock(&rq->i915->rps.client_lock);
422 i915_gem_object_wait_reservation(struct reservation_object *resv,
425 struct intel_rps_client *rps)
427 struct dma_fence *excl;
429 if (flags & I915_WAIT_ALL) {
430 struct dma_fence **shared;
431 unsigned int count, i;
434 ret = reservation_object_get_fences_rcu(resv,
435 &excl, &count, &shared);
439 for (i = 0; i < count; i++) {
440 timeout = i915_gem_object_wait_fence(shared[i],
446 dma_fence_put(shared[i]);
449 for (; i < count; i++)
450 dma_fence_put(shared[i]);
453 excl = reservation_object_get_excl_rcu(resv);
456 if (excl && timeout > 0)
457 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
464 static void __fence_set_priority(struct dma_fence *fence, int prio)
466 struct drm_i915_gem_request *rq;
467 struct intel_engine_cs *engine;
469 if (!dma_fence_is_i915(fence))
472 rq = to_request(fence);
474 if (!engine->schedule)
477 engine->schedule(rq, prio);
480 static void fence_set_priority(struct dma_fence *fence, int prio)
482 /* Recurse once into a fence-array */
483 if (dma_fence_is_array(fence)) {
484 struct dma_fence_array *array = to_dma_fence_array(fence);
487 for (i = 0; i < array->num_fences; i++)
488 __fence_set_priority(array->fences[i], prio);
490 __fence_set_priority(fence, prio);
495 i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
499 struct dma_fence *excl;
501 if (flags & I915_WAIT_ALL) {
502 struct dma_fence **shared;
503 unsigned int count, i;
506 ret = reservation_object_get_fences_rcu(obj->resv,
507 &excl, &count, &shared);
511 for (i = 0; i < count; i++) {
512 fence_set_priority(shared[i], prio);
513 dma_fence_put(shared[i]);
518 excl = reservation_object_get_excl_rcu(obj->resv);
522 fence_set_priority(excl, prio);
529 * Waits for rendering to the object to be completed
530 * @obj: i915 gem object
531 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
532 * @timeout: how long to wait
533 * @rps: client (user process) to charge for any waitboosting
536 i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 struct intel_rps_client *rps)
542 #if IS_ENABLED(CONFIG_LOCKDEP)
543 GEM_BUG_ON(debug_locks &&
544 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
545 !!(flags & I915_WAIT_LOCKED));
547 GEM_BUG_ON(timeout < 0);
549 timeout = i915_gem_object_wait_reservation(obj->resv,
552 return timeout < 0 ? timeout : 0;
555 static struct intel_rps_client *to_rps_client(struct drm_file *file)
557 struct drm_i915_file_private *fpriv = file->driver_priv;
563 i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
568 if (align > obj->base.size)
571 if (obj->ops == &i915_gem_phys_ops)
574 if (obj->mm.madv != I915_MADV_WILLNEED)
577 if (obj->base.filp == NULL)
580 ret = i915_gem_object_unbind(obj);
584 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
588 obj->ops = &i915_gem_phys_ops;
590 return i915_gem_object_pin_pages(obj);
594 i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
595 struct drm_i915_gem_pwrite *args,
596 struct drm_file *file)
598 void *vaddr = obj->phys_handle->vaddr + args->offset;
599 char __user *user_data = u64_to_user_ptr(args->data_ptr);
601 /* We manually control the domain here and pretend that it
602 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
604 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
605 if (copy_from_user(vaddr, user_data, args->size))
608 drm_clflush_virt_range(vaddr, args->size);
609 i915_gem_chipset_flush(to_i915(obj->base.dev));
611 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
615 void *i915_gem_object_alloc(struct drm_device *dev)
617 struct drm_i915_private *dev_priv = to_i915(dev);
618 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
621 void i915_gem_object_free(struct drm_i915_gem_object *obj)
623 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
624 kmem_cache_free(dev_priv->objects, obj);
628 i915_gem_create(struct drm_file *file,
629 struct drm_device *dev,
633 struct drm_i915_gem_object *obj;
637 size = roundup(size, PAGE_SIZE);
641 /* Allocate the new object */
642 obj = i915_gem_object_create(dev, size);
646 ret = drm_gem_handle_create(file, &obj->base, &handle);
647 /* drop reference from allocate - handle holds it now */
648 i915_gem_object_put(obj);
657 i915_gem_dumb_create(struct drm_file *file,
658 struct drm_device *dev,
659 struct drm_mode_create_dumb *args)
661 /* have to work out size/pitch and return them */
662 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
663 args->size = args->pitch * args->height;
664 return i915_gem_create(file, dev,
665 args->size, &args->handle);
669 * Creates a new mm object and returns a handle to it.
670 * @dev: drm device pointer
671 * @data: ioctl data blob
672 * @file: drm file pointer
675 i915_gem_create_ioctl(struct drm_device *dev, void *data,
676 struct drm_file *file)
678 struct drm_i915_gem_create *args = data;
680 i915_gem_flush_free_objects(to_i915(dev));
682 return i915_gem_create(file, dev,
683 args->size, &args->handle);
687 __copy_to_user_swizzled(char __user *cpu_vaddr,
688 const char *gpu_vaddr, int gpu_offset,
691 int ret, cpu_offset = 0;
694 int cacheline_end = ALIGN(gpu_offset + 1, 64);
695 int this_length = min(cacheline_end - gpu_offset, length);
696 int swizzled_gpu_offset = gpu_offset ^ 64;
698 ret = __copy_to_user(cpu_vaddr + cpu_offset,
699 gpu_vaddr + swizzled_gpu_offset,
704 cpu_offset += this_length;
705 gpu_offset += this_length;
706 length -= this_length;
713 __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
714 const char __user *cpu_vaddr,
717 int ret, cpu_offset = 0;
720 int cacheline_end = ALIGN(gpu_offset + 1, 64);
721 int this_length = min(cacheline_end - gpu_offset, length);
722 int swizzled_gpu_offset = gpu_offset ^ 64;
724 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
725 cpu_vaddr + cpu_offset,
730 cpu_offset += this_length;
731 gpu_offset += this_length;
732 length -= this_length;
739 * Pins the specified object's pages and synchronizes the object with
740 * GPU accesses. Sets needs_clflush to non-zero if the caller should
741 * flush the object from the CPU cache.
743 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
744 unsigned int *needs_clflush)
748 lockdep_assert_held(&obj->base.dev->struct_mutex);
751 if (!i915_gem_object_has_struct_page(obj))
754 ret = i915_gem_object_wait(obj,
755 I915_WAIT_INTERRUPTIBLE |
757 MAX_SCHEDULE_TIMEOUT,
762 ret = i915_gem_object_pin_pages(obj);
766 i915_gem_object_flush_gtt_write_domain(obj);
768 /* If we're not in the cpu read domain, set ourself into the gtt
769 * read domain and manually flush cachelines (if required). This
770 * optimizes for the case when the gpu will dirty the data
771 * anyway again before the next pread happens.
773 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
774 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
777 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
778 ret = i915_gem_object_set_to_cpu_domain(obj, false);
785 /* return with the pages pinned */
789 i915_gem_object_unpin_pages(obj);
793 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
794 unsigned int *needs_clflush)
798 lockdep_assert_held(&obj->base.dev->struct_mutex);
801 if (!i915_gem_object_has_struct_page(obj))
804 ret = i915_gem_object_wait(obj,
805 I915_WAIT_INTERRUPTIBLE |
808 MAX_SCHEDULE_TIMEOUT,
813 ret = i915_gem_object_pin_pages(obj);
817 i915_gem_object_flush_gtt_write_domain(obj);
819 /* If we're not in the cpu write domain, set ourself into the
820 * gtt write domain and manually flush cachelines (as required).
821 * This optimizes for the case when the gpu will use the data
822 * right away and we therefore have to clflush anyway.
824 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
825 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
827 /* Same trick applies to invalidate partially written cachelines read
830 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
831 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
834 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
835 ret = i915_gem_object_set_to_cpu_domain(obj, true);
842 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
843 obj->cache_dirty = true;
845 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
846 obj->mm.dirty = true;
847 /* return with the pages pinned */
851 i915_gem_object_unpin_pages(obj);
856 shmem_clflush_swizzled_range(char *addr, unsigned long length,
859 if (unlikely(swizzled)) {
860 unsigned long start = (unsigned long) addr;
861 unsigned long end = (unsigned long) addr + length;
863 /* For swizzling simply ensure that we always flush both
864 * channels. Lame, but simple and it works. Swizzled
865 * pwrite/pread is far from a hotpath - current userspace
866 * doesn't use it at all. */
867 start = round_down(start, 128);
868 end = round_up(end, 128);
870 drm_clflush_virt_range((void *)start, end - start);
872 drm_clflush_virt_range(addr, length);
877 /* Only difference to the fast-path function is that this can handle bit17
878 * and uses non-atomic copy and kmap functions. */
880 shmem_pread_slow(struct page *page, int offset, int length,
881 char __user *user_data,
882 bool page_do_bit17_swizzling, bool needs_clflush)
889 shmem_clflush_swizzled_range(vaddr + offset, length,
890 page_do_bit17_swizzling);
892 if (page_do_bit17_swizzling)
893 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
895 ret = __copy_to_user(user_data, vaddr + offset, length);
898 return ret ? - EFAULT : 0;
902 shmem_pread(struct page *page, int offset, int length, char __user *user_data,
903 bool page_do_bit17_swizzling, bool needs_clflush)
908 if (!page_do_bit17_swizzling) {
909 char *vaddr = kmap_atomic(page);
912 drm_clflush_virt_range(vaddr + offset, length);
913 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
914 kunmap_atomic(vaddr);
919 return shmem_pread_slow(page, offset, length, user_data,
920 page_do_bit17_swizzling, needs_clflush);
924 i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
925 struct drm_i915_gem_pread *args)
927 char __user *user_data;
929 unsigned int obj_do_bit17_swizzling;
930 unsigned int needs_clflush;
931 unsigned int idx, offset;
934 obj_do_bit17_swizzling = 0;
935 if (i915_gem_object_needs_bit17_swizzle(obj))
936 obj_do_bit17_swizzling = BIT(17);
938 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
942 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
943 mutex_unlock(&obj->base.dev->struct_mutex);
948 user_data = u64_to_user_ptr(args->data_ptr);
949 offset = offset_in_page(args->offset);
950 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
951 struct page *page = i915_gem_object_get_page(obj, idx);
955 if (offset + length > PAGE_SIZE)
956 length = PAGE_SIZE - offset;
958 ret = shmem_pread(page, offset, length, user_data,
959 page_to_phys(page) & obj_do_bit17_swizzling,
969 i915_gem_obj_finish_shmem_access(obj);
974 gtt_user_read(struct io_mapping *mapping,
975 loff_t base, int offset,
976 char __user *user_data, int length)
979 unsigned long unwritten;
981 /* We can use the cpu mem copy function because this is X86. */
982 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
983 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
984 io_mapping_unmap_atomic(vaddr);
986 vaddr = (void __force *)
987 io_mapping_map_wc(mapping, base, PAGE_SIZE);
988 unwritten = copy_to_user(user_data, vaddr + offset, length);
989 io_mapping_unmap(vaddr);
995 i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
996 const struct drm_i915_gem_pread *args)
998 struct drm_i915_private *i915 = to_i915(obj->base.dev);
999 struct i915_ggtt *ggtt = &i915->ggtt;
1000 struct drm_mm_node node;
1001 struct i915_vma *vma;
1002 void __user *user_data;
1006 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1010 intel_runtime_pm_get(i915);
1011 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1012 PIN_MAPPABLE | PIN_NONBLOCK);
1014 node.start = i915_ggtt_offset(vma);
1015 node.allocated = false;
1016 ret = i915_vma_put_fence(vma);
1018 i915_vma_unpin(vma);
1023 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
1026 GEM_BUG_ON(!node.allocated);
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1033 mutex_unlock(&i915->drm.struct_mutex);
1035 user_data = u64_to_user_ptr(args->data_ptr);
1036 remain = args->size;
1037 offset = args->offset;
1039 while (remain > 0) {
1040 /* Operation in this page
1042 * page_base = page offset within aperture
1043 * page_offset = offset within page
1044 * page_length = bytes to copy for this page
1046 u32 page_base = node.start;
1047 unsigned page_offset = offset_in_page(offset);
1048 unsigned page_length = PAGE_SIZE - page_offset;
1049 page_length = remain < page_length ? remain : page_length;
1050 if (node.allocated) {
1052 ggtt->base.insert_page(&ggtt->base,
1053 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1054 node.start, I915_CACHE_NONE, 0);
1057 page_base += offset & PAGE_MASK;
1060 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1061 user_data, page_length)) {
1066 remain -= page_length;
1067 user_data += page_length;
1068 offset += page_length;
1071 mutex_lock(&i915->drm.struct_mutex);
1073 if (node.allocated) {
1075 ggtt->base.clear_range(&ggtt->base,
1076 node.start, node.size);
1077 remove_mappable_node(&node);
1079 i915_vma_unpin(vma);
1082 intel_runtime_pm_put(i915);
1083 mutex_unlock(&i915->drm.struct_mutex);
1089 * Reads data from the object referenced by handle.
1090 * @dev: drm device pointer
1091 * @data: ioctl data blob
1092 * @file: drm file pointer
1094 * On error, the contents of *data are undefined.
1097 i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1098 struct drm_file *file)
1100 struct drm_i915_gem_pread *args = data;
1101 struct drm_i915_gem_object *obj;
1104 if (args->size == 0)
1107 if (!access_ok(VERIFY_WRITE,
1108 u64_to_user_ptr(args->data_ptr),
1112 obj = i915_gem_object_lookup(file, args->handle);
1116 /* Bounds check source. */
1117 if (args->offset > obj->base.size ||
1118 args->size > obj->base.size - args->offset) {
1123 trace_i915_gem_object_pread(obj, args->offset, args->size);
1125 ret = i915_gem_object_wait(obj,
1126 I915_WAIT_INTERRUPTIBLE,
1127 MAX_SCHEDULE_TIMEOUT,
1128 to_rps_client(file));
1132 ret = i915_gem_object_pin_pages(obj);
1136 ret = i915_gem_shmem_pread(obj, args);
1137 if (ret == -EFAULT || ret == -ENODEV)
1138 ret = i915_gem_gtt_pread(obj, args);
1140 i915_gem_object_unpin_pages(obj);
1142 i915_gem_object_put(obj);
1146 /* This is the fast write path which cannot handle
1147 * page faults in the source data
1151 ggtt_write(struct io_mapping *mapping,
1152 loff_t base, int offset,
1153 char __user *user_data, int length)
1156 unsigned long unwritten;
1158 /* We can use the cpu mem copy function because this is X86. */
1159 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1160 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
1162 io_mapping_unmap_atomic(vaddr);
1164 vaddr = (void __force *)
1165 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1166 unwritten = copy_from_user(vaddr + offset, user_data, length);
1167 io_mapping_unmap(vaddr);
1174 * This is the fast pwrite path, where we copy the data directly from the
1175 * user into the GTT, uncached.
1176 * @obj: i915 GEM object
1177 * @args: pwrite arguments structure
1180 i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1181 const struct drm_i915_gem_pwrite *args)
1183 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1184 struct i915_ggtt *ggtt = &i915->ggtt;
1185 struct drm_mm_node node;
1186 struct i915_vma *vma;
1188 void __user *user_data;
1191 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1195 intel_runtime_pm_get(i915);
1196 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1197 PIN_MAPPABLE | PIN_NONBLOCK);
1199 node.start = i915_ggtt_offset(vma);
1200 node.allocated = false;
1201 ret = i915_vma_put_fence(vma);
1203 i915_vma_unpin(vma);
1208 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
1211 GEM_BUG_ON(!node.allocated);
1214 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1218 mutex_unlock(&i915->drm.struct_mutex);
1220 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
1222 user_data = u64_to_user_ptr(args->data_ptr);
1223 offset = args->offset;
1224 remain = args->size;
1226 /* Operation in this page
1228 * page_base = page offset within aperture
1229 * page_offset = offset within page
1230 * page_length = bytes to copy for this page
1232 u32 page_base = node.start;
1233 unsigned int page_offset = offset_in_page(offset);
1234 unsigned int page_length = PAGE_SIZE - page_offset;
1235 page_length = remain < page_length ? remain : page_length;
1236 if (node.allocated) {
1237 wmb(); /* flush the write before we modify the GGTT */
1238 ggtt->base.insert_page(&ggtt->base,
1239 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1240 node.start, I915_CACHE_NONE, 0);
1241 wmb(); /* flush modifications to the GGTT (insert_page) */
1243 page_base += offset & PAGE_MASK;
1245 /* If we get a fault while copying data, then (presumably) our
1246 * source page isn't available. Return the error and we'll
1247 * retry in the slow path.
1248 * If the object is non-shmem backed, we retry again with the
1249 * path that handles page fault.
1251 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1252 user_data, page_length)) {
1257 remain -= page_length;
1258 user_data += page_length;
1259 offset += page_length;
1261 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
1263 mutex_lock(&i915->drm.struct_mutex);
1265 if (node.allocated) {
1267 ggtt->base.clear_range(&ggtt->base,
1268 node.start, node.size);
1269 remove_mappable_node(&node);
1271 i915_vma_unpin(vma);
1274 intel_runtime_pm_put(i915);
1275 mutex_unlock(&i915->drm.struct_mutex);
1280 shmem_pwrite_slow(struct page *page, int offset, int length,
1281 char __user *user_data,
1282 bool page_do_bit17_swizzling,
1283 bool needs_clflush_before,
1284 bool needs_clflush_after)
1290 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
1291 shmem_clflush_swizzled_range(vaddr + offset, length,
1292 page_do_bit17_swizzling);
1293 if (page_do_bit17_swizzling)
1294 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1297 ret = __copy_from_user(vaddr + offset, user_data, length);
1298 if (needs_clflush_after)
1299 shmem_clflush_swizzled_range(vaddr + offset, length,
1300 page_do_bit17_swizzling);
1303 return ret ? -EFAULT : 0;
1306 /* Per-page copy function for the shmem pwrite fastpath.
1307 * Flushes invalid cachelines before writing to the target if
1308 * needs_clflush_before is set and flushes out any written cachelines after
1309 * writing if needs_clflush is set.
1312 shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1313 bool page_do_bit17_swizzling,
1314 bool needs_clflush_before,
1315 bool needs_clflush_after)
1320 if (!page_do_bit17_swizzling) {
1321 char *vaddr = kmap_atomic(page);
1323 if (needs_clflush_before)
1324 drm_clflush_virt_range(vaddr + offset, len);
1325 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1326 if (needs_clflush_after)
1327 drm_clflush_virt_range(vaddr + offset, len);
1329 kunmap_atomic(vaddr);
1334 return shmem_pwrite_slow(page, offset, len, user_data,
1335 page_do_bit17_swizzling,
1336 needs_clflush_before,
1337 needs_clflush_after);
1341 i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1342 const struct drm_i915_gem_pwrite *args)
1344 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1345 void __user *user_data;
1347 unsigned int obj_do_bit17_swizzling;
1348 unsigned int partial_cacheline_write;
1349 unsigned int needs_clflush;
1350 unsigned int offset, idx;
1353 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1357 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1358 mutex_unlock(&i915->drm.struct_mutex);
1362 obj_do_bit17_swizzling = 0;
1363 if (i915_gem_object_needs_bit17_swizzle(obj))
1364 obj_do_bit17_swizzling = BIT(17);
1366 /* If we don't overwrite a cacheline completely we need to be
1367 * careful to have up-to-date data by first clflushing. Don't
1368 * overcomplicate things and flush the entire patch.
1370 partial_cacheline_write = 0;
1371 if (needs_clflush & CLFLUSH_BEFORE)
1372 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1374 user_data = u64_to_user_ptr(args->data_ptr);
1375 remain = args->size;
1376 offset = offset_in_page(args->offset);
1377 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1378 struct page *page = i915_gem_object_get_page(obj, idx);
1382 if (offset + length > PAGE_SIZE)
1383 length = PAGE_SIZE - offset;
1385 ret = shmem_pwrite(page, offset, length, user_data,
1386 page_to_phys(page) & obj_do_bit17_swizzling,
1387 (offset | length) & partial_cacheline_write,
1388 needs_clflush & CLFLUSH_AFTER);
1393 user_data += length;
1397 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
1398 i915_gem_obj_finish_shmem_access(obj);
1403 * Writes data to the object referenced by handle.
1405 * @data: ioctl data blob
1408 * On error, the contents of the buffer that were to be modified are undefined.
1411 i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1412 struct drm_file *file)
1414 struct drm_i915_gem_pwrite *args = data;
1415 struct drm_i915_gem_object *obj;
1418 if (args->size == 0)
1421 if (!access_ok(VERIFY_READ,
1422 u64_to_user_ptr(args->data_ptr),
1426 obj = i915_gem_object_lookup(file, args->handle);
1430 /* Bounds check destination. */
1431 if (args->offset > obj->base.size ||
1432 args->size > obj->base.size - args->offset) {
1437 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1439 ret = i915_gem_object_wait(obj,
1440 I915_WAIT_INTERRUPTIBLE |
1442 MAX_SCHEDULE_TIMEOUT,
1443 to_rps_client(file));
1447 ret = i915_gem_object_pin_pages(obj);
1452 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1453 * it would end up going through the fenced access, and we'll get
1454 * different detiling behavior between reading and writing.
1455 * pread/pwrite currently are reading and writing from the CPU
1456 * perspective, requiring manual detiling by the client.
1458 if (!i915_gem_object_has_struct_page(obj) ||
1459 cpu_write_needs_clflush(obj))
1460 /* Note that the gtt paths might fail with non-page-backed user
1461 * pointers (e.g. gtt mappings when moving data between
1462 * textures). Fallback to the shmem path in that case.
1464 ret = i915_gem_gtt_pwrite_fast(obj, args);
1466 if (ret == -EFAULT || ret == -ENOSPC) {
1467 if (obj->phys_handle)
1468 ret = i915_gem_phys_pwrite(obj, args, file);
1470 ret = i915_gem_shmem_pwrite(obj, args);
1473 i915_gem_object_unpin_pages(obj);
1475 i915_gem_object_put(obj);
1479 static inline enum fb_op_origin
1480 write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1482 return (domain == I915_GEM_DOMAIN_GTT ?
1483 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
1486 static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1488 struct drm_i915_private *i915;
1489 struct list_head *list;
1490 struct i915_vma *vma;
1492 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1493 if (!i915_vma_is_ggtt(vma))
1496 if (i915_vma_is_active(vma))
1499 if (!drm_mm_node_allocated(&vma->node))
1502 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1505 i915 = to_i915(obj->base.dev);
1506 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
1507 list_move_tail(&obj->global_link, list);
1511 * Called when user space prepares to use an object with the CPU, either
1512 * through the mmap ioctl's mapping or a GTT mapping.
1514 * @data: ioctl data blob
1518 i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1519 struct drm_file *file)
1521 struct drm_i915_gem_set_domain *args = data;
1522 struct drm_i915_gem_object *obj;
1523 uint32_t read_domains = args->read_domains;
1524 uint32_t write_domain = args->write_domain;
1527 /* Only handle setting domains to types used by the CPU. */
1528 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
1531 /* Having something in the write domain implies it's in the read
1532 * domain, and only that read domain. Enforce that in the request.
1534 if (write_domain != 0 && read_domains != write_domain)
1537 obj = i915_gem_object_lookup(file, args->handle);
1541 /* Try to flush the object off the GPU without holding the lock.
1542 * We will repeat the flush holding the lock in the normal manner
1543 * to catch cases where we are gazumped.
1545 err = i915_gem_object_wait(obj,
1546 I915_WAIT_INTERRUPTIBLE |
1547 (write_domain ? I915_WAIT_ALL : 0),
1548 MAX_SCHEDULE_TIMEOUT,
1549 to_rps_client(file));
1553 /* Flush and acquire obj->pages so that we are coherent through
1554 * direct access in memory with previous cached writes through
1555 * shmemfs and that our cache domain tracking remains valid.
1556 * For example, if the obj->filp was moved to swap without us
1557 * being notified and releasing the pages, we would mistakenly
1558 * continue to assume that the obj remained out of the CPU cached
1561 err = i915_gem_object_pin_pages(obj);
1565 err = i915_mutex_lock_interruptible(dev);
1569 if (read_domains & I915_GEM_DOMAIN_GTT)
1570 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1572 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1574 /* And bump the LRU for this access */
1575 i915_gem_object_bump_inactive_ggtt(obj);
1577 mutex_unlock(&dev->struct_mutex);
1579 if (write_domain != 0)
1580 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
1583 i915_gem_object_unpin_pages(obj);
1585 i915_gem_object_put(obj);
1590 * Called when user space has done writes to this buffer
1592 * @data: ioctl data blob
1596 i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1597 struct drm_file *file)
1599 struct drm_i915_gem_sw_finish *args = data;
1600 struct drm_i915_gem_object *obj;
1603 obj = i915_gem_object_lookup(file, args->handle);
1607 /* Pinned buffers may be scanout, so flush the cache */
1608 if (READ_ONCE(obj->pin_display)) {
1609 err = i915_mutex_lock_interruptible(dev);
1611 i915_gem_object_flush_cpu_write_domain(obj);
1612 mutex_unlock(&dev->struct_mutex);
1616 i915_gem_object_put(obj);
1621 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1624 * @data: ioctl data blob
1627 * While the mapping holds a reference on the contents of the object, it doesn't
1628 * imply a ref on the object itself.
1632 * DRM driver writers who look a this function as an example for how to do GEM
1633 * mmap support, please don't implement mmap support like here. The modern way
1634 * to implement DRM mmap support is with an mmap offset ioctl (like
1635 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1636 * That way debug tooling like valgrind will understand what's going on, hiding
1637 * the mmap call in a driver private ioctl will break that. The i915 driver only
1638 * does cpu mmaps this way because we didn't know better.
1641 i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1642 struct drm_file *file)
1644 struct drm_i915_gem_mmap *args = data;
1645 struct drm_i915_gem_object *obj;
1648 if (args->flags & ~(I915_MMAP_WC))
1651 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
1654 obj = i915_gem_object_lookup(file, args->handle);
1658 /* prime objects have no backing filp to GEM mmap
1661 if (!obj->base.filp) {
1662 i915_gem_object_put(obj);
1666 addr = vm_mmap(obj->base.filp, 0, args->size,
1667 PROT_READ | PROT_WRITE, MAP_SHARED,
1669 if (args->flags & I915_MMAP_WC) {
1670 struct mm_struct *mm = current->mm;
1671 struct vm_area_struct *vma;
1673 if (down_write_killable(&mm->mmap_sem)) {
1674 i915_gem_object_put(obj);
1677 vma = find_vma(mm, addr);
1680 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1683 up_write(&mm->mmap_sem);
1685 /* This may race, but that's ok, it only gets set */
1686 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
1688 i915_gem_object_put(obj);
1689 if (IS_ERR((void *)addr))
1692 args->addr_ptr = (uint64_t) addr;
1697 static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1701 size = i915_gem_object_get_stride(obj);
1702 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1704 return size >> PAGE_SHIFT;
1708 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1710 * A history of the GTT mmap interface:
1712 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1713 * aligned and suitable for fencing, and still fit into the available
1714 * mappable space left by the pinned display objects. A classic problem
1715 * we called the page-fault-of-doom where we would ping-pong between
1716 * two objects that could not fit inside the GTT and so the memcpy
1717 * would page one object in at the expense of the other between every
1720 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1721 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1722 * object is too large for the available space (or simply too large
1723 * for the mappable aperture!), a view is created instead and faulted
1724 * into userspace. (This view is aligned and sized appropriately for
1729 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1730 * hangs on some architectures, corruption on others. An attempt to service
1731 * a GTT page fault from a snoopable object will generate a SIGBUS.
1733 * * the object must be able to fit into RAM (physical memory, though no
1734 * limited to the mappable aperture).
1739 * * a new GTT page fault will synchronize rendering from the GPU and flush
1740 * all data to system memory. Subsequent access will not be synchronized.
1742 * * all mappings are revoked on runtime device suspend.
1744 * * there are only 8, 16 or 32 fence registers to share between all users
1745 * (older machines require fence register for display and blitter access
1746 * as well). Contention of the fence registers will cause the previous users
1747 * to be unmapped and any new access will generate new page faults.
1749 * * running out of memory while servicing a fault may generate a SIGBUS,
1750 * rather than the expected SIGSEGV.
1752 int i915_gem_mmap_gtt_version(void)
1758 * i915_gem_fault - fault a page into the GTT
1759 * @area: CPU VMA in question
1762 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1763 * from userspace. The fault handler takes care of binding the object to
1764 * the GTT (if needed), allocating and programming a fence register (again,
1765 * only if needed based on whether the old reg is still valid or the object
1766 * is tiled) and inserting a new PTE into the faulting process.
1768 * Note that the faulting process may involve evicting existing objects
1769 * from the GTT and/or fence registers to make room. So performance may
1770 * suffer if the GTT working set is large or there are few fence registers
1773 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1774 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
1776 int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
1778 #define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
1779 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
1780 struct drm_device *dev = obj->base.dev;
1781 struct drm_i915_private *dev_priv = to_i915(dev);
1782 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1783 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1784 struct i915_vma *vma;
1785 pgoff_t page_offset;
1789 /* We don't use vmf->pgoff since that has the fake offset */
1790 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
1792 trace_i915_gem_object_fault(obj, page_offset, true, write);
1794 /* Try to flush the object off the GPU first without holding the lock.
1795 * Upon acquiring the lock, we will perform our sanity checks and then
1796 * repeat the flush holding the lock in the normal manner to catch cases
1797 * where we are gazumped.
1799 ret = i915_gem_object_wait(obj,
1800 I915_WAIT_INTERRUPTIBLE,
1801 MAX_SCHEDULE_TIMEOUT,
1806 ret = i915_gem_object_pin_pages(obj);
1810 intel_runtime_pm_get(dev_priv);
1812 ret = i915_mutex_lock_interruptible(dev);
1816 /* Access to snoopable pages through the GTT is incoherent. */
1817 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
1822 /* If the object is smaller than a couple of partial vma, it is
1823 * not worth only creating a single partial vma - we may as well
1824 * clear enough space for the full object.
1826 flags = PIN_MAPPABLE;
1827 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1828 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1830 /* Now pin it into the GTT as needed */
1831 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
1833 struct i915_ggtt_view view;
1834 unsigned int chunk_size;
1836 /* Use a partial view if it is bigger than available space */
1837 chunk_size = MIN_CHUNK_PAGES;
1838 if (i915_gem_object_is_tiled(obj))
1839 chunk_size = roundup(chunk_size, tile_row_pages(obj));
1841 memset(&view, 0, sizeof(view));
1842 view.type = I915_GGTT_VIEW_PARTIAL;
1843 view.params.partial.offset = rounddown(page_offset, chunk_size);
1844 view.params.partial.size =
1845 min_t(unsigned int, chunk_size,
1846 vma_pages(area) - view.params.partial.offset);
1848 /* If the partial covers the entire object, just create a
1851 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1852 view.type = I915_GGTT_VIEW_NORMAL;
1854 /* Userspace is now writing through an untracked VMA, abandon
1855 * all hope that the hardware is able to track future writes.
1857 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1859 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1866 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1870 ret = i915_vma_get_fence(vma);
1874 /* Mark as being mmapped into userspace for later revocation */
1875 assert_rpm_wakelock_held(dev_priv);
1876 if (list_empty(&obj->userfault_link))
1877 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
1879 /* Finally, remap it using the new GTT offset */
1880 ret = remap_io_mapping(area,
1881 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1882 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1883 min_t(u64, vma->size, area->vm_end - area->vm_start),
1887 __i915_vma_unpin(vma);
1889 mutex_unlock(&dev->struct_mutex);
1891 intel_runtime_pm_put(dev_priv);
1892 i915_gem_object_unpin_pages(obj);
1897 * We eat errors when the gpu is terminally wedged to avoid
1898 * userspace unduly crashing (gl has no provisions for mmaps to
1899 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1900 * and so needs to be reported.
1902 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
1903 ret = VM_FAULT_SIGBUS;
1908 * EAGAIN means the gpu is hung and we'll wait for the error
1909 * handler to reset everything when re-faulting in
1910 * i915_mutex_lock_interruptible.
1917 * EBUSY is ok: this just means that another thread
1918 * already did the job.
1920 ret = VM_FAULT_NOPAGE;
1927 ret = VM_FAULT_SIGBUS;
1930 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1931 ret = VM_FAULT_SIGBUS;
1938 * i915_gem_release_mmap - remove physical page mappings
1939 * @obj: obj in question
1941 * Preserve the reservation of the mmapping with the DRM core code, but
1942 * relinquish ownership of the pages back to the system.
1944 * It is vital that we remove the page mapping if we have mapped a tiled
1945 * object through the GTT and then lose the fence register due to
1946 * resource pressure. Similarly if the object has been moved out of the
1947 * aperture, than pages mapped into userspace must be revoked. Removing the
1948 * mapping will then trigger a page fault on the next user access, allowing
1949 * fixup by i915_gem_fault().
1952 i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1954 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1956 /* Serialisation between user GTT access and our code depends upon
1957 * revoking the CPU's PTE whilst the mutex is held. The next user
1958 * pagefault then has to wait until we release the mutex.
1960 * Note that RPM complicates somewhat by adding an additional
1961 * requirement that operations to the GGTT be made holding the RPM
1964 lockdep_assert_held(&i915->drm.struct_mutex);
1965 intel_runtime_pm_get(i915);
1967 if (list_empty(&obj->userfault_link))
1970 list_del_init(&obj->userfault_link);
1971 drm_vma_node_unmap(&obj->base.vma_node,
1972 obj->base.dev->anon_inode->i_mapping);
1974 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1975 * memory transactions from userspace before we return. The TLB
1976 * flushing implied above by changing the PTE above *should* be
1977 * sufficient, an extra barrier here just provides us with a bit
1978 * of paranoid documentation about our requirement to serialise
1979 * memory writes before touching registers / GSM.
1984 intel_runtime_pm_put(i915);
1987 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
1989 struct drm_i915_gem_object *obj, *on;
1993 * Only called during RPM suspend. All users of the userfault_list
1994 * must be holding an RPM wakeref to ensure that this can not
1995 * run concurrently with themselves (and use the struct_mutex for
1996 * protection between themselves).
1999 list_for_each_entry_safe(obj, on,
2000 &dev_priv->mm.userfault_list, userfault_link) {
2001 list_del_init(&obj->userfault_link);
2002 drm_vma_node_unmap(&obj->base.vma_node,
2003 obj->base.dev->anon_inode->i_mapping);
2006 /* The fence will be lost when the device powers down. If any were
2007 * in use by hardware (i.e. they are pinned), we should not be powering
2008 * down! All other fences will be reacquired by the user upon waking.
2010 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2011 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2013 if (WARN_ON(reg->pin_count))
2019 GEM_BUG_ON(!list_empty(®->vma->obj->userfault_link));
2025 * i915_gem_get_ggtt_size - return required global GTT size for an object
2026 * @dev_priv: i915 device
2027 * @size: object size
2028 * @tiling_mode: tiling mode
2030 * Return the required global GTT size for an object, taking into account
2031 * potential fence register mapping.
2033 u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2034 u64 size, int tiling_mode)
2038 GEM_BUG_ON(size == 0);
2040 if (INTEL_GEN(dev_priv) >= 4 ||
2041 tiling_mode == I915_TILING_NONE)
2044 /* Previous chips need a power-of-two fence region when tiling */
2045 if (IS_GEN3(dev_priv))
2046 ggtt_size = 1024*1024;
2048 ggtt_size = 512*1024;
2050 while (ggtt_size < size)
2057 * i915_gem_get_ggtt_alignment - return required global GTT alignment
2058 * @dev_priv: i915 device
2059 * @size: object size
2060 * @tiling_mode: tiling mode
2061 * @fenced: is fenced alignment required or not
2063 * Return the required global GTT alignment for an object, taking into account
2064 * potential fence register mapping.
2066 u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
2067 int tiling_mode, bool fenced)
2069 GEM_BUG_ON(size == 0);
2072 * Minimum alignment is 4k (GTT page size), but might be greater
2073 * if a fence register is needed for the object.
2075 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
2076 tiling_mode == I915_TILING_NONE)
2080 * Previous chips need to be aligned to the size of the smallest
2081 * fence register that can contain the object.
2083 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
2086 static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2088 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2091 err = drm_gem_create_mmap_offset(&obj->base);
2095 /* We can idle the GPU locklessly to flush stale objects, but in order
2096 * to claim that space for ourselves, we need to take the big
2097 * struct_mutex to free the requests+objects and allocate our slot.
2099 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2103 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2105 i915_gem_retire_requests(dev_priv);
2106 err = drm_gem_create_mmap_offset(&obj->base);
2107 mutex_unlock(&dev_priv->drm.struct_mutex);
2113 static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2115 drm_gem_free_mmap_offset(&obj->base);
2119 i915_gem_mmap_gtt(struct drm_file *file,
2120 struct drm_device *dev,
2124 struct drm_i915_gem_object *obj;
2127 obj = i915_gem_object_lookup(file, handle);
2131 ret = i915_gem_object_create_mmap_offset(obj);
2133 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
2135 i915_gem_object_put(obj);
2140 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2142 * @data: GTT mapping ioctl data
2143 * @file: GEM object info
2145 * Simply returns the fake offset to userspace so it can mmap it.
2146 * The mmap call will end up in drm_gem_mmap(), which will set things
2147 * up so we can get faults in the handler above.
2149 * The fault handler will take care of binding the object into the GTT
2150 * (since it may have been evicted to make room for something), allocating
2151 * a fence register, and mapping the appropriate aperture address into
2155 i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2156 struct drm_file *file)
2158 struct drm_i915_gem_mmap_gtt *args = data;
2160 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
2163 /* Immediately discard the backing storage */
2165 i915_gem_object_truncate(struct drm_i915_gem_object *obj)
2167 i915_gem_object_free_mmap_offset(obj);
2169 if (obj->base.filp == NULL)
2172 /* Our goal here is to return as much of the memory as
2173 * is possible back to the system as we are called from OOM.
2174 * To do this we must instruct the shmfs to drop all of its
2175 * backing pages, *now*.
2177 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
2178 obj->mm.madv = __I915_MADV_PURGED;
2181 /* Try to discard unwanted pages */
2182 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
2184 struct address_space *mapping;
2186 lockdep_assert_held(&obj->mm.lock);
2187 GEM_BUG_ON(obj->mm.pages);
2189 switch (obj->mm.madv) {
2190 case I915_MADV_DONTNEED:
2191 i915_gem_object_truncate(obj);
2192 case __I915_MADV_PURGED:
2196 if (obj->base.filp == NULL)
2199 mapping = obj->base.filp->f_mapping,
2200 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
2204 i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2205 struct sg_table *pages)
2207 struct sgt_iter sgt_iter;
2210 __i915_gem_object_release_shmem(obj, pages, true);
2212 i915_gem_gtt_finish_pages(obj, pages);
2214 if (i915_gem_object_needs_bit17_swizzle(obj))
2215 i915_gem_object_save_bit_17_swizzle(obj, pages);
2217 for_each_sgt_page(page, sgt_iter, pages) {
2219 set_page_dirty(page);
2221 if (obj->mm.madv == I915_MADV_WILLNEED)
2222 mark_page_accessed(page);
2226 obj->mm.dirty = false;
2228 sg_free_table(pages);
2232 static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2234 struct radix_tree_iter iter;
2237 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2238 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
2241 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2242 enum i915_mm_subclass subclass)
2244 struct sg_table *pages;
2246 if (i915_gem_object_has_pinned_pages(obj))
2249 GEM_BUG_ON(obj->bind_count);
2250 if (!READ_ONCE(obj->mm.pages))
2253 /* May be called by shrinker from within get_pages() (on another bo) */
2254 mutex_lock_nested(&obj->mm.lock, subclass);
2255 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2258 /* ->put_pages might need to allocate memory for the bit17 swizzle
2259 * array, hence protect them from being reaped by removing them from gtt
2261 pages = fetch_and_zero(&obj->mm.pages);
2264 if (obj->mm.mapping) {
2267 ptr = ptr_mask_bits(obj->mm.mapping);
2268 if (is_vmalloc_addr(ptr))
2271 kunmap(kmap_to_page(ptr));
2273 obj->mm.mapping = NULL;
2276 __i915_gem_object_reset_page_iter(obj);
2278 obj->ops->put_pages(obj, pages);
2280 mutex_unlock(&obj->mm.lock);
2283 static void i915_sg_trim(struct sg_table *orig_st)
2285 struct sg_table new_st;
2286 struct scatterlist *sg, *new_sg;
2289 if (orig_st->nents == orig_st->orig_nents)
2292 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
2295 new_sg = new_st.sgl;
2296 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2297 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2298 /* called before being DMA mapped, no need to copy sg->dma_* */
2299 new_sg = sg_next(new_sg);
2302 sg_free_table(orig_st);
2307 static struct sg_table *
2308 i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
2310 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2311 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2313 struct address_space *mapping;
2314 struct sg_table *st;
2315 struct scatterlist *sg;
2316 struct sgt_iter sgt_iter;
2318 unsigned long last_pfn = 0; /* suppress gcc warning */
2319 unsigned int max_segment;
2323 /* Assert that the object is not currently in any GPU domain. As it
2324 * wasn't in the GTT, there shouldn't be any way it could have been in
2327 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2328 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2330 max_segment = swiotlb_max_segment();
2332 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
2334 st = kmalloc(sizeof(*st), GFP_KERNEL);
2336 return ERR_PTR(-ENOMEM);
2339 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
2341 return ERR_PTR(-ENOMEM);
2344 /* Get the list of pages out of our struct file. They'll be pinned
2345 * at this point until we release them.
2347 * Fail silently without starting the shrinker
2349 mapping = obj->base.filp->f_mapping;
2350 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
2351 gfp |= __GFP_NORETRY | __GFP_NOWARN;
2354 for (i = 0; i < page_count; i++) {
2355 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2357 i915_gem_shrink(dev_priv,
2360 I915_SHRINK_UNBOUND |
2361 I915_SHRINK_PURGEABLE);
2362 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2365 /* We've tried hard to allocate the memory by reaping
2366 * our own buffer, now let the real VM do its job and
2367 * go down in flames if truly OOM.
2369 page = shmem_read_mapping_page(mapping, i);
2371 ret = PTR_ERR(page);
2376 sg->length >= max_segment ||
2377 page_to_pfn(page) != last_pfn + 1) {
2381 sg_set_page(sg, page, PAGE_SIZE, 0);
2383 sg->length += PAGE_SIZE;
2385 last_pfn = page_to_pfn(page);
2387 /* Check that the i965g/gm workaround works. */
2388 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
2390 if (sg) /* loop terminated early; short sg table */
2393 /* Trim unused sg entries to avoid wasting memory. */
2396 ret = i915_gem_gtt_prepare_pages(obj, st);
2398 /* DMA remapping failed? One possible cause is that
2399 * it could not reserve enough large entries, asking
2400 * for PAGE_SIZE chunks instead may be helpful.
2402 if (max_segment > PAGE_SIZE) {
2403 for_each_sgt_page(page, sgt_iter, st)
2407 max_segment = PAGE_SIZE;
2410 dev_warn(&dev_priv->drm.pdev->dev,
2411 "Failed to DMA remap %lu pages\n",
2417 if (i915_gem_object_needs_bit17_swizzle(obj))
2418 i915_gem_object_do_bit_17_swizzle(obj, st);
2425 for_each_sgt_page(page, sgt_iter, st)
2430 /* shmemfs first checks if there is enough memory to allocate the page
2431 * and reports ENOSPC should there be insufficient, along with the usual
2432 * ENOMEM for a genuine allocation failure.
2434 * We use ENOSPC in our driver to mean that we have run out of aperture
2435 * space and so want to translate the error from shmemfs back to our
2436 * usual understanding of ENOMEM.
2441 return ERR_PTR(ret);
2444 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2445 struct sg_table *pages)
2447 lockdep_assert_held(&obj->mm.lock);
2449 obj->mm.get_page.sg_pos = pages->sgl;
2450 obj->mm.get_page.sg_idx = 0;
2452 obj->mm.pages = pages;
2454 if (i915_gem_object_is_tiled(obj) &&
2455 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2456 GEM_BUG_ON(obj->mm.quirked);
2457 __i915_gem_object_pin_pages(obj);
2458 obj->mm.quirked = true;
2462 static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2464 struct sg_table *pages;
2466 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2468 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2469 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2473 pages = obj->ops->get_pages(obj);
2474 if (unlikely(IS_ERR(pages)))
2475 return PTR_ERR(pages);
2477 __i915_gem_object_set_pages(obj, pages);
2481 /* Ensure that the associated pages are gathered from the backing storage
2482 * and pinned into our object. i915_gem_object_pin_pages() may be called
2483 * multiple times before they are released by a single call to
2484 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
2485 * either as a result of memory pressure (reaping pages under the shrinker)
2486 * or as the object is itself released.
2488 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2492 err = mutex_lock_interruptible(&obj->mm.lock);
2496 if (unlikely(!obj->mm.pages)) {
2497 err = ____i915_gem_object_get_pages(obj);
2501 smp_mb__before_atomic();
2503 atomic_inc(&obj->mm.pages_pin_count);
2506 mutex_unlock(&obj->mm.lock);
2510 /* The 'mapping' part of i915_gem_object_pin_map() below */
2511 static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2512 enum i915_map_type type)
2514 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2515 struct sg_table *sgt = obj->mm.pages;
2516 struct sgt_iter sgt_iter;
2518 struct page *stack_pages[32];
2519 struct page **pages = stack_pages;
2520 unsigned long i = 0;
2524 /* A single page can always be kmapped */
2525 if (n_pages == 1 && type == I915_MAP_WB)
2526 return kmap(sg_page(sgt->sgl));
2528 if (n_pages > ARRAY_SIZE(stack_pages)) {
2529 /* Too big for stack -- allocate temporary array instead */
2530 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2535 for_each_sgt_page(page, sgt_iter, sgt)
2538 /* Check that we have the expected number of pages */
2539 GEM_BUG_ON(i != n_pages);
2543 pgprot = PAGE_KERNEL;
2546 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2549 addr = vmap(pages, n_pages, 0, pgprot);
2551 if (pages != stack_pages)
2552 drm_free_large(pages);
2557 /* get, pin, and map the pages of the object into kernel space */
2558 void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2559 enum i915_map_type type)
2561 enum i915_map_type has_type;
2566 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
2568 ret = mutex_lock_interruptible(&obj->mm.lock);
2570 return ERR_PTR(ret);
2573 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
2574 if (unlikely(!obj->mm.pages)) {
2575 ret = ____i915_gem_object_get_pages(obj);
2579 smp_mb__before_atomic();
2581 atomic_inc(&obj->mm.pages_pin_count);
2584 GEM_BUG_ON(!obj->mm.pages);
2586 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
2587 if (ptr && has_type != type) {
2593 if (is_vmalloc_addr(ptr))
2596 kunmap(kmap_to_page(ptr));
2598 ptr = obj->mm.mapping = NULL;
2602 ptr = i915_gem_object_map(obj, type);
2608 obj->mm.mapping = ptr_pack_bits(ptr, type);
2612 mutex_unlock(&obj->mm.lock);
2616 atomic_dec(&obj->mm.pages_pin_count);
2622 static bool i915_context_is_banned(const struct i915_gem_context *ctx)
2624 unsigned long elapsed;
2626 if (ctx->hang_stats.banned)
2629 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2630 if (ctx->hang_stats.ban_period_seconds &&
2631 elapsed <= ctx->hang_stats.ban_period_seconds) {
2632 DRM_DEBUG("context hanging too fast, banning!\n");
2639 static void i915_set_reset_status(struct i915_gem_context *ctx,
2642 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
2645 hs->banned = i915_context_is_banned(ctx);
2647 hs->guilty_ts = get_seconds();
2649 hs->batch_pending++;
2653 struct drm_i915_gem_request *
2654 i915_gem_find_active_request(struct intel_engine_cs *engine)
2656 struct drm_i915_gem_request *request;
2658 /* We are called by the error capture and reset at a random
2659 * point in time. In particular, note that neither is crucially
2660 * ordered with an interrupt. After a hang, the GPU is dead and we
2661 * assume that no more writes can happen (we waited long enough for
2662 * all writes that were in transaction to be flushed) - adding an
2663 * extra delay for a recent interrupt is pointless. Hence, we do
2664 * not need an engine->irq_seqno_barrier() before the seqno reads.
2666 list_for_each_entry(request, &engine->timeline->requests, link) {
2667 if (__i915_gem_request_completed(request))
2676 static void reset_request(struct drm_i915_gem_request *request)
2678 void *vaddr = request->ring->vaddr;
2681 /* As this request likely depends on state from the lost
2682 * context, clear out all the user operations leaving the
2683 * breadcrumb at the end (so we get the fence notifications).
2685 head = request->head;
2686 if (request->postfix < head) {
2687 memset(vaddr + head, 0, request->ring->size - head);
2690 memset(vaddr + head, 0, request->postfix - head);
2693 static void i915_gem_reset_engine(struct intel_engine_cs *engine)
2695 struct drm_i915_gem_request *request;
2696 struct i915_gem_context *incomplete_ctx;
2697 struct intel_timeline *timeline;
2698 unsigned long flags;
2701 if (engine->irq_seqno_barrier)
2702 engine->irq_seqno_barrier(engine);
2704 request = i915_gem_find_active_request(engine);
2708 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2709 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2712 i915_set_reset_status(request->ctx, ring_hung);
2716 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2717 engine->name, request->global_seqno);
2719 /* Setup the CS to resume from the breadcrumb of the hung request */
2720 engine->reset_hw(engine, request);
2722 /* Users of the default context do not rely on logical state
2723 * preserved between batches. They have to emit full state on
2724 * every batch and so it is safe to execute queued requests following
2727 * Other contexts preserve state, now corrupt. We want to skip all
2728 * queued requests that reference the corrupt context.
2730 incomplete_ctx = request->ctx;
2731 if (i915_gem_context_is_default(incomplete_ctx))
2734 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2736 spin_lock_irqsave(&engine->timeline->lock, flags);
2737 spin_lock(&timeline->lock);
2739 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2740 if (request->ctx == incomplete_ctx)
2741 reset_request(request);
2743 list_for_each_entry(request, &timeline->requests, link)
2744 reset_request(request);
2746 spin_unlock(&timeline->lock);
2747 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2750 void i915_gem_reset(struct drm_i915_private *dev_priv)
2752 struct intel_engine_cs *engine;
2753 enum intel_engine_id id;
2755 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2757 i915_gem_retire_requests(dev_priv);
2759 for_each_engine(engine, dev_priv, id)
2760 i915_gem_reset_engine(engine);
2762 i915_gem_restore_fences(dev_priv);
2764 if (dev_priv->gt.awake) {
2765 intel_sanitize_gt_powersave(dev_priv);
2766 intel_enable_gt_powersave(dev_priv);
2767 if (INTEL_GEN(dev_priv) >= 6)
2768 gen6_rps_busy(dev_priv);
2772 static void nop_submit_request(struct drm_i915_gem_request *request)
2774 i915_gem_request_submit(request);
2775 intel_engine_init_global_seqno(request->engine, request->global_seqno);
2778 static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2780 engine->submit_request = nop_submit_request;
2782 /* Mark all pending requests as complete so that any concurrent
2783 * (lockless) lookup doesn't try and wait upon the request as we
2786 intel_engine_init_global_seqno(engine,
2787 intel_engine_last_submit(engine));
2790 * Clear the execlists queue up before freeing the requests, as those
2791 * are the ones that keep the context and ringbuffer backing objects
2795 if (i915.enable_execlists) {
2796 unsigned long flags;
2798 spin_lock_irqsave(&engine->timeline->lock, flags);
2800 i915_gem_request_put(engine->execlist_port[0].request);
2801 i915_gem_request_put(engine->execlist_port[1].request);
2802 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
2803 engine->execlist_queue = RB_ROOT;
2804 engine->execlist_first = NULL;
2806 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2810 void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2812 struct intel_engine_cs *engine;
2813 enum intel_engine_id id;
2815 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2816 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
2818 i915_gem_context_lost(dev_priv);
2819 for_each_engine(engine, dev_priv, id)
2820 i915_gem_cleanup_engine(engine);
2821 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
2823 i915_gem_retire_requests(dev_priv);
2827 i915_gem_retire_work_handler(struct work_struct *work)
2829 struct drm_i915_private *dev_priv =
2830 container_of(work, typeof(*dev_priv), gt.retire_work.work);
2831 struct drm_device *dev = &dev_priv->drm;
2833 /* Come back later if the device is busy... */
2834 if (mutex_trylock(&dev->struct_mutex)) {
2835 i915_gem_retire_requests(dev_priv);
2836 mutex_unlock(&dev->struct_mutex);
2839 /* Keep the retire handler running until we are finally idle.
2840 * We do not need to do this test under locking as in the worst-case
2841 * we queue the retire worker once too often.
2843 if (READ_ONCE(dev_priv->gt.awake)) {
2844 i915_queue_hangcheck(dev_priv);
2845 queue_delayed_work(dev_priv->wq,
2846 &dev_priv->gt.retire_work,
2847 round_jiffies_up_relative(HZ));
2852 i915_gem_idle_work_handler(struct work_struct *work)
2854 struct drm_i915_private *dev_priv =
2855 container_of(work, typeof(*dev_priv), gt.idle_work.work);
2856 struct drm_device *dev = &dev_priv->drm;
2857 struct intel_engine_cs *engine;
2858 enum intel_engine_id id;
2859 bool rearm_hangcheck;
2861 if (!READ_ONCE(dev_priv->gt.awake))
2865 * Wait for last execlists context complete, but bail out in case a
2866 * new request is submitted.
2868 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2869 intel_execlists_idle(dev_priv), 10);
2871 if (READ_ONCE(dev_priv->gt.active_requests))
2875 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2877 if (!mutex_trylock(&dev->struct_mutex)) {
2878 /* Currently busy, come back later */
2879 mod_delayed_work(dev_priv->wq,
2880 &dev_priv->gt.idle_work,
2881 msecs_to_jiffies(50));
2886 * New request retired after this work handler started, extend active
2887 * period until next instance of the work.
2889 if (work_pending(work))
2892 if (dev_priv->gt.active_requests)
2895 if (wait_for(intel_execlists_idle(dev_priv), 10))
2896 DRM_ERROR("Timeout waiting for engines to idle\n");
2898 for_each_engine(engine, dev_priv, id)
2899 i915_gem_batch_pool_fini(&engine->batch_pool);
2901 GEM_BUG_ON(!dev_priv->gt.awake);
2902 dev_priv->gt.awake = false;
2903 rearm_hangcheck = false;
2905 if (INTEL_GEN(dev_priv) >= 6)
2906 gen6_rps_idle(dev_priv);
2907 intel_runtime_pm_put(dev_priv);
2909 mutex_unlock(&dev->struct_mutex);
2912 if (rearm_hangcheck) {
2913 GEM_BUG_ON(!dev_priv->gt.awake);
2914 i915_queue_hangcheck(dev_priv);
2918 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2920 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2921 struct drm_i915_file_private *fpriv = file->driver_priv;
2922 struct i915_vma *vma, *vn;
2924 mutex_lock(&obj->base.dev->struct_mutex);
2925 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2926 if (vma->vm->file == fpriv)
2927 i915_vma_close(vma);
2929 if (i915_gem_object_is_active(obj) &&
2930 !i915_gem_object_has_active_reference(obj)) {
2931 i915_gem_object_set_active_reference(obj);
2932 i915_gem_object_get(obj);
2934 mutex_unlock(&obj->base.dev->struct_mutex);
2937 static unsigned long to_wait_timeout(s64 timeout_ns)
2940 return MAX_SCHEDULE_TIMEOUT;
2942 if (timeout_ns == 0)
2945 return nsecs_to_jiffies_timeout(timeout_ns);
2949 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2950 * @dev: drm device pointer
2951 * @data: ioctl data blob
2952 * @file: drm file pointer
2954 * Returns 0 if successful, else an error is returned with the remaining time in
2955 * the timeout parameter.
2956 * -ETIME: object is still busy after timeout
2957 * -ERESTARTSYS: signal interrupted the wait
2958 * -ENONENT: object doesn't exist
2959 * Also possible, but rare:
2960 * -EAGAIN: GPU wedged
2962 * -ENODEV: Internal IRQ fail
2963 * -E?: The add request failed
2965 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2966 * non-zero timeout parameter the wait ioctl will wait for the given number of
2967 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2968 * without holding struct_mutex the object may become re-busied before this
2969 * function completes. A similar but shorter * race condition exists in the busy
2973 i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2975 struct drm_i915_gem_wait *args = data;
2976 struct drm_i915_gem_object *obj;
2980 if (args->flags != 0)
2983 obj = i915_gem_object_lookup(file, args->bo_handle);
2987 start = ktime_get();
2989 ret = i915_gem_object_wait(obj,
2990 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
2991 to_wait_timeout(args->timeout_ns),
2992 to_rps_client(file));
2994 if (args->timeout_ns > 0) {
2995 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
2996 if (args->timeout_ns < 0)
2997 args->timeout_ns = 0;
3000 i915_gem_object_put(obj);
3004 static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
3008 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3009 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3017 int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3021 if (flags & I915_WAIT_LOCKED) {
3022 struct i915_gem_timeline *tl;
3024 lockdep_assert_held(&i915->drm.struct_mutex);
3026 list_for_each_entry(tl, &i915->gt.timelines, link) {
3027 ret = wait_for_timeline(tl, flags);
3032 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
3040 void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3043 /* If we don't have a page list set up, then we're not pinned
3044 * to GPU, and we can ignore the cache flush because it'll happen
3045 * again at bind time.
3051 * Stolen memory is always coherent with the GPU as it is explicitly
3052 * marked as wc by the system, or the system is cache-coherent.
3054 if (obj->stolen || obj->phys_handle)
3057 /* If the GPU is snooping the contents of the CPU cache,
3058 * we do not need to manually clear the CPU cache lines. However,
3059 * the caches are only snooped when the render cache is
3060 * flushed/invalidated. As we always have to emit invalidations
3061 * and flushes when moving into and out of the RENDER domain, correct
3062 * snooping behaviour occurs naturally as the result of our domain
3065 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3066 obj->cache_dirty = true;
3070 trace_i915_gem_object_clflush(obj);
3071 drm_clflush_sg(obj->mm.pages);
3072 obj->cache_dirty = false;
3075 /** Flushes the GTT write domain for the object if it's dirty. */
3077 i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3079 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3081 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3084 /* No actual flushing is required for the GTT write domain. Writes
3085 * to it "immediately" go to main memory as far as we know, so there's
3086 * no chipset flush. It also doesn't land in render cache.
3088 * However, we do have to enforce the order so that all writes through
3089 * the GTT land before any writes to the device, such as updates to
3092 * We also have to wait a bit for the writes to land from the GTT.
3093 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3094 * timing. This issue has only been observed when switching quickly
3095 * between GTT writes and CPU reads from inside the kernel on recent hw,
3096 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3097 * system agents we cannot reproduce this behaviour).
3100 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
3101 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
3103 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
3105 obj->base.write_domain = 0;
3106 trace_i915_gem_object_change_domain(obj,
3107 obj->base.read_domains,
3108 I915_GEM_DOMAIN_GTT);
3111 /** Flushes the CPU write domain for the object if it's dirty. */
3113 i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3115 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3118 i915_gem_clflush_object(obj, obj->pin_display);
3119 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
3121 obj->base.write_domain = 0;
3122 trace_i915_gem_object_change_domain(obj,
3123 obj->base.read_domains,
3124 I915_GEM_DOMAIN_CPU);
3128 * Moves a single object to the GTT read, and possibly write domain.
3129 * @obj: object to act on
3130 * @write: ask for write access or read only
3132 * This function returns when the move is complete, including waiting on
3136 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3138 uint32_t old_write_domain, old_read_domains;
3141 lockdep_assert_held(&obj->base.dev->struct_mutex);
3143 ret = i915_gem_object_wait(obj,
3144 I915_WAIT_INTERRUPTIBLE |
3146 (write ? I915_WAIT_ALL : 0),
3147 MAX_SCHEDULE_TIMEOUT,
3152 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3155 /* Flush and acquire obj->pages so that we are coherent through
3156 * direct access in memory with previous cached writes through
3157 * shmemfs and that our cache domain tracking remains valid.
3158 * For example, if the obj->filp was moved to swap without us
3159 * being notified and releasing the pages, we would mistakenly
3160 * continue to assume that the obj remained out of the CPU cached
3163 ret = i915_gem_object_pin_pages(obj);
3167 i915_gem_object_flush_cpu_write_domain(obj);
3169 /* Serialise direct access to this object with the barriers for
3170 * coherent writes from the GPU, by effectively invalidating the
3171 * GTT domain upon first access.
3173 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3176 old_write_domain = obj->base.write_domain;
3177 old_read_domains = obj->base.read_domains;
3179 /* It should now be out of any other write domains, and we can update
3180 * the domain values for our changes.
3182 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3183 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3185 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3186 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3187 obj->mm.dirty = true;
3190 trace_i915_gem_object_change_domain(obj,
3194 i915_gem_object_unpin_pages(obj);
3199 * Changes the cache-level of an object across all VMA.
3200 * @obj: object to act on
3201 * @cache_level: new cache level to set for the object
3203 * After this function returns, the object will be in the new cache-level
3204 * across all GTT and the contents of the backing storage will be coherent,
3205 * with respect to the new cache-level. In order to keep the backing storage
3206 * coherent for all users, we only allow a single cache level to be set
3207 * globally on the object and prevent it from being changed whilst the
3208 * hardware is reading from the object. That is if the object is currently
3209 * on the scanout it will be set to uncached (or equivalent display
3210 * cache coherency) and all non-MOCS GPU access will also be uncached so
3211 * that all direct access to the scanout remains coherent.
3213 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3214 enum i915_cache_level cache_level)
3216 struct i915_vma *vma;
3219 lockdep_assert_held(&obj->base.dev->struct_mutex);
3221 if (obj->cache_level == cache_level)
3224 /* Inspect the list of currently bound VMA and unbind any that would
3225 * be invalid given the new cache-level. This is principally to
3226 * catch the issue of the CS prefetch crossing page boundaries and
3227 * reading an invalid PTE on older architectures.
3230 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3231 if (!drm_mm_node_allocated(&vma->node))
3234 if (i915_vma_is_pinned(vma)) {
3235 DRM_DEBUG("can not change the cache level of pinned objects\n");
3239 if (i915_gem_valid_gtt_space(vma, cache_level))
3242 ret = i915_vma_unbind(vma);
3246 /* As unbinding may affect other elements in the
3247 * obj->vma_list (due to side-effects from retiring
3248 * an active vma), play safe and restart the iterator.
3253 /* We can reuse the existing drm_mm nodes but need to change the
3254 * cache-level on the PTE. We could simply unbind them all and
3255 * rebind with the correct cache-level on next use. However since
3256 * we already have a valid slot, dma mapping, pages etc, we may as
3257 * rewrite the PTE in the belief that doing so tramples upon less
3258 * state and so involves less work.
3260 if (obj->bind_count) {
3261 /* Before we change the PTE, the GPU must not be accessing it.
3262 * If we wait upon the object, we know that all the bound
3263 * VMA are no longer active.
3265 ret = i915_gem_object_wait(obj,
3266 I915_WAIT_INTERRUPTIBLE |
3269 MAX_SCHEDULE_TIMEOUT,
3274 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3275 cache_level != I915_CACHE_NONE) {
3276 /* Access to snoopable pages through the GTT is
3277 * incoherent and on some machines causes a hard
3278 * lockup. Relinquish the CPU mmaping to force
3279 * userspace to refault in the pages and we can
3280 * then double check if the GTT mapping is still
3281 * valid for that pointer access.
3283 i915_gem_release_mmap(obj);
3285 /* As we no longer need a fence for GTT access,
3286 * we can relinquish it now (and so prevent having
3287 * to steal a fence from someone else on the next
3288 * fence request). Note GPU activity would have
3289 * dropped the fence as all snoopable access is
3290 * supposed to be linear.
3292 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3293 ret = i915_vma_put_fence(vma);
3298 /* We either have incoherent backing store and
3299 * so no GTT access or the architecture is fully
3300 * coherent. In such cases, existing GTT mmaps
3301 * ignore the cache bit in the PTE and we can
3302 * rewrite it without confusing the GPU or having
3303 * to force userspace to fault back in its mmaps.
3307 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3308 if (!drm_mm_node_allocated(&vma->node))
3311 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3317 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3318 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3319 obj->cache_dirty = true;
3321 list_for_each_entry(vma, &obj->vma_list, obj_link)
3322 vma->node.color = cache_level;
3323 obj->cache_level = cache_level;
3328 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3329 struct drm_file *file)
3331 struct drm_i915_gem_caching *args = data;
3332 struct drm_i915_gem_object *obj;
3336 obj = i915_gem_object_lookup_rcu(file, args->handle);
3342 switch (obj->cache_level) {
3343 case I915_CACHE_LLC:
3344 case I915_CACHE_L3_LLC:
3345 args->caching = I915_CACHING_CACHED;
3349 args->caching = I915_CACHING_DISPLAY;
3353 args->caching = I915_CACHING_NONE;
3361 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3362 struct drm_file *file)
3364 struct drm_i915_private *i915 = to_i915(dev);
3365 struct drm_i915_gem_caching *args = data;
3366 struct drm_i915_gem_object *obj;
3367 enum i915_cache_level level;
3370 switch (args->caching) {
3371 case I915_CACHING_NONE:
3372 level = I915_CACHE_NONE;
3374 case I915_CACHING_CACHED:
3376 * Due to a HW issue on BXT A stepping, GPU stores via a
3377 * snooped mapping may leave stale data in a corresponding CPU
3378 * cacheline, whereas normally such cachelines would get
3381 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
3384 level = I915_CACHE_LLC;
3386 case I915_CACHING_DISPLAY:
3387 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
3393 ret = i915_mutex_lock_interruptible(dev);
3397 obj = i915_gem_object_lookup(file, args->handle);
3403 ret = i915_gem_object_set_cache_level(obj, level);
3404 i915_gem_object_put(obj);
3406 mutex_unlock(&dev->struct_mutex);
3411 * Prepare buffer for display plane (scanout, cursors, etc).
3412 * Can be called from an uninterruptible phase (modesetting) and allows
3413 * any flushes to be pipelined (for pageflips).
3416 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3418 const struct i915_ggtt_view *view)
3420 struct i915_vma *vma;
3421 u32 old_read_domains, old_write_domain;
3424 lockdep_assert_held(&obj->base.dev->struct_mutex);
3426 /* Mark the pin_display early so that we account for the
3427 * display coherency whilst setting up the cache domains.
3431 /* The display engine is not coherent with the LLC cache on gen6. As
3432 * a result, we make sure that the pinning that is about to occur is
3433 * done with uncached PTEs. This is lowest common denominator for all
3436 * However for gen6+, we could do better by using the GFDT bit instead
3437 * of uncaching, which would allow us to flush all the LLC-cached data
3438 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3440 ret = i915_gem_object_set_cache_level(obj,
3441 HAS_WT(to_i915(obj->base.dev)) ?
3442 I915_CACHE_WT : I915_CACHE_NONE);
3445 goto err_unpin_display;
3448 /* As the user may map the buffer once pinned in the display plane
3449 * (e.g. libkms for the bootup splash), we have to ensure that we
3450 * always use map_and_fenceable for all scanout buffers. However,
3451 * it may simply be too big to fit into mappable, in which case
3452 * put it anyway and hope that userspace can cope (but always first
3453 * try to preserve the existing ABI).
3455 vma = ERR_PTR(-ENOSPC);
3456 if (view->type == I915_GGTT_VIEW_NORMAL)
3457 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3458 PIN_MAPPABLE | PIN_NONBLOCK);
3460 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3463 /* Valleyview is definitely limited to scanning out the first
3464 * 512MiB. Lets presume this behaviour was inherited from the
3465 * g4x display engine and that all earlier gen are similarly
3466 * limited. Testing suggests that it is a little more
3467 * complicated than this. For example, Cherryview appears quite
3468 * happy to scanout from anywhere within its global aperture.
3471 if (HAS_GMCH_DISPLAY(i915))
3472 flags = PIN_MAPPABLE;
3473 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3476 goto err_unpin_display;
3478 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3480 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3481 if (obj->cache_dirty) {
3482 i915_gem_clflush_object(obj, true);
3483 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3486 old_write_domain = obj->base.write_domain;
3487 old_read_domains = obj->base.read_domains;
3489 /* It should now be out of any other write domains, and we can update
3490 * the domain values for our changes.
3492 obj->base.write_domain = 0;
3493 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3495 trace_i915_gem_object_change_domain(obj,
3507 i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
3509 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3511 if (WARN_ON(vma->obj->pin_display == 0))
3514 if (--vma->obj->pin_display == 0)
3515 vma->display_alignment = 0;
3517 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3518 if (!i915_vma_is_active(vma))
3519 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3521 i915_vma_unpin(vma);
3525 * Moves a single object to the CPU read, and possibly write domain.
3526 * @obj: object to act on
3527 * @write: requesting write or read-only access
3529 * This function returns when the move is complete, including waiting on
3533 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3535 uint32_t old_write_domain, old_read_domains;
3538 lockdep_assert_held(&obj->base.dev->struct_mutex);
3540 ret = i915_gem_object_wait(obj,
3541 I915_WAIT_INTERRUPTIBLE |
3543 (write ? I915_WAIT_ALL : 0),
3544 MAX_SCHEDULE_TIMEOUT,
3549 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3552 i915_gem_object_flush_gtt_write_domain(obj);
3554 old_write_domain = obj->base.write_domain;
3555 old_read_domains = obj->base.read_domains;
3557 /* Flush the CPU cache if it's still invalid. */
3558 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3559 i915_gem_clflush_object(obj, false);
3561 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3564 /* It should now be out of any other write domains, and we can update
3565 * the domain values for our changes.
3567 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3569 /* If we're writing through the CPU, then the GPU read domains will
3570 * need to be invalidated at next use.
3573 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3574 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3577 trace_i915_gem_object_change_domain(obj,
3584 /* Throttle our rendering by waiting until the ring has completed our requests
3585 * emitted over 20 msec ago.
3587 * Note that if we were to use the current jiffies each time around the loop,
3588 * we wouldn't escape the function with any frames outstanding if the time to
3589 * render a frame was over 20ms.
3591 * This should get us reasonable parallelism between CPU and GPU but also
3592 * relatively low latency when blocking on a particular request to finish.
3595 i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3597 struct drm_i915_private *dev_priv = to_i915(dev);
3598 struct drm_i915_file_private *file_priv = file->driver_priv;
3599 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
3600 struct drm_i915_gem_request *request, *target = NULL;
3603 /* ABI: return -EIO if already wedged */
3604 if (i915_terminally_wedged(&dev_priv->gpu_error))
3607 spin_lock(&file_priv->mm.lock);
3608 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3609 if (time_after_eq(request->emitted_jiffies, recent_enough))
3613 * Note that the request might not have been submitted yet.
3614 * In which case emitted_jiffies will be zero.
3616 if (!request->emitted_jiffies)
3622 i915_gem_request_get(target);
3623 spin_unlock(&file_priv->mm.lock);
3628 ret = i915_wait_request(target,
3629 I915_WAIT_INTERRUPTIBLE,
3630 MAX_SCHEDULE_TIMEOUT);
3631 i915_gem_request_put(target);
3633 return ret < 0 ? ret : 0;
3637 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3638 const struct i915_ggtt_view *view,
3643 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3644 struct i915_address_space *vm = &dev_priv->ggtt.base;
3645 struct i915_vma *vma;
3648 lockdep_assert_held(&obj->base.dev->struct_mutex);
3650 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
3654 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3655 if (flags & PIN_NONBLOCK &&
3656 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3657 return ERR_PTR(-ENOSPC);
3659 if (flags & PIN_MAPPABLE) {
3662 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3663 i915_gem_object_get_tiling(obj));
3664 /* If the required space is larger than the available
3665 * aperture, we will not able to find a slot for the
3666 * object and unbinding the object now will be in
3667 * vain. Worse, doing so may cause us to ping-pong
3668 * the object in and out of the Global GTT and
3669 * waste a lot of cycles under the mutex.
3671 if (fence_size > dev_priv->ggtt.mappable_end)
3672 return ERR_PTR(-E2BIG);
3674 /* If NONBLOCK is set the caller is optimistically
3675 * trying to cache the full object within the mappable
3676 * aperture, and *must* have a fallback in place for
3677 * situations where we cannot bind the object. We
3678 * can be a little more lax here and use the fallback
3679 * more often to avoid costly migrations of ourselves
3680 * and other objects within the aperture.
3682 * Half-the-aperture is used as a simple heuristic.
3683 * More interesting would to do search for a free
3684 * block prior to making the commitment to unbind.
3685 * That caters for the self-harm case, and with a
3686 * little more heuristics (e.g. NOFAULT, NOEVICT)
3687 * we could try to minimise harm to others.
3689 if (flags & PIN_NONBLOCK &&
3690 fence_size > dev_priv->ggtt.mappable_end / 2)
3691 return ERR_PTR(-ENOSPC);
3694 WARN(i915_vma_is_pinned(vma),
3695 "bo is already pinned in ggtt with incorrect alignment:"
3696 " offset=%08x, req.alignment=%llx,"
3697 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3698 i915_ggtt_offset(vma), alignment,
3699 !!(flags & PIN_MAPPABLE),
3700 i915_vma_is_map_and_fenceable(vma));
3701 ret = i915_vma_unbind(vma);
3703 return ERR_PTR(ret);
3706 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3708 return ERR_PTR(ret);
3713 static __always_inline unsigned int __busy_read_flag(unsigned int id)
3715 /* Note that we could alias engines in the execbuf API, but
3716 * that would be very unwise as it prevents userspace from
3717 * fine control over engine selection. Ahem.
3719 * This should be something like EXEC_MAX_ENGINE instead of
3722 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3723 return 0x10000 << id;
3726 static __always_inline unsigned int __busy_write_id(unsigned int id)
3728 /* The uABI guarantees an active writer is also amongst the read
3729 * engines. This would be true if we accessed the activity tracking
3730 * under the lock, but as we perform the lookup of the object and
3731 * its activity locklessly we can not guarantee that the last_write
3732 * being active implies that we have set the same engine flag from
3733 * last_read - hence we always set both read and write busy for
3736 return id | __busy_read_flag(id);
3739 static __always_inline unsigned int
3740 __busy_set_if_active(const struct dma_fence *fence,
3741 unsigned int (*flag)(unsigned int id))
3743 struct drm_i915_gem_request *rq;
3745 /* We have to check the current hw status of the fence as the uABI
3746 * guarantees forward progress. We could rely on the idle worker
3747 * to eventually flush us, but to minimise latency just ask the
3750 * Note we only report on the status of native fences.
3752 if (!dma_fence_is_i915(fence))
3755 /* opencode to_request() in order to avoid const warnings */
3756 rq = container_of(fence, struct drm_i915_gem_request, fence);
3757 if (i915_gem_request_completed(rq))
3760 return flag(rq->engine->exec_id);
3763 static __always_inline unsigned int
3764 busy_check_reader(const struct dma_fence *fence)
3766 return __busy_set_if_active(fence, __busy_read_flag);
3769 static __always_inline unsigned int
3770 busy_check_writer(const struct dma_fence *fence)
3775 return __busy_set_if_active(fence, __busy_write_id);
3779 i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3780 struct drm_file *file)
3782 struct drm_i915_gem_busy *args = data;
3783 struct drm_i915_gem_object *obj;
3784 struct reservation_object_list *list;
3790 obj = i915_gem_object_lookup_rcu(file, args->handle);
3794 /* A discrepancy here is that we do not report the status of
3795 * non-i915 fences, i.e. even though we may report the object as idle,
3796 * a call to set-domain may still stall waiting for foreign rendering.
3797 * This also means that wait-ioctl may report an object as busy,
3798 * where busy-ioctl considers it idle.
3800 * We trade the ability to warn of foreign fences to report on which
3801 * i915 engines are active for the object.
3803 * Alternatively, we can trade that extra information on read/write
3806 * !reservation_object_test_signaled_rcu(obj->resv, true);
3807 * to report the overall busyness. This is what the wait-ioctl does.
3811 seq = raw_read_seqcount(&obj->resv->seq);
3813 /* Translate the exclusive fence to the READ *and* WRITE engine */
3814 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3816 /* Translate shared fences to READ set of engines */
3817 list = rcu_dereference(obj->resv->fence);
3819 unsigned int shared_count = list->shared_count, i;
3821 for (i = 0; i < shared_count; ++i) {
3822 struct dma_fence *fence =
3823 rcu_dereference(list->shared[i]);
3825 args->busy |= busy_check_reader(fence);
3829 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3839 i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3840 struct drm_file *file_priv)
3842 return i915_gem_ring_throttle(dev, file_priv);
3846 i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3847 struct drm_file *file_priv)
3849 struct drm_i915_private *dev_priv = to_i915(dev);
3850 struct drm_i915_gem_madvise *args = data;
3851 struct drm_i915_gem_object *obj;
3854 switch (args->madv) {
3855 case I915_MADV_DONTNEED:
3856 case I915_MADV_WILLNEED:
3862 obj = i915_gem_object_lookup(file_priv, args->handle);
3866 err = mutex_lock_interruptible(&obj->mm.lock);
3870 if (obj->mm.pages &&
3871 i915_gem_object_is_tiled(obj) &&
3872 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3873 if (obj->mm.madv == I915_MADV_WILLNEED) {
3874 GEM_BUG_ON(!obj->mm.quirked);
3875 __i915_gem_object_unpin_pages(obj);
3876 obj->mm.quirked = false;
3878 if (args->madv == I915_MADV_WILLNEED) {
3879 GEM_BUG_ON(obj->mm.quirked);
3880 __i915_gem_object_pin_pages(obj);
3881 obj->mm.quirked = true;
3885 if (obj->mm.madv != __I915_MADV_PURGED)
3886 obj->mm.madv = args->madv;
3888 /* if the object is no longer attached, discard its backing storage */
3889 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
3890 i915_gem_object_truncate(obj);
3892 args->retained = obj->mm.madv != __I915_MADV_PURGED;
3893 mutex_unlock(&obj->mm.lock);
3896 i915_gem_object_put(obj);
3901 frontbuffer_retire(struct i915_gem_active *active,
3902 struct drm_i915_gem_request *request)
3904 struct drm_i915_gem_object *obj =
3905 container_of(active, typeof(*obj), frontbuffer_write);
3907 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3910 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3911 const struct drm_i915_gem_object_ops *ops)
3913 mutex_init(&obj->mm.lock);
3915 INIT_LIST_HEAD(&obj->global_link);
3916 INIT_LIST_HEAD(&obj->userfault_link);
3917 INIT_LIST_HEAD(&obj->obj_exec_link);
3918 INIT_LIST_HEAD(&obj->vma_list);
3919 INIT_LIST_HEAD(&obj->batch_pool_link);
3923 reservation_object_init(&obj->__builtin_resv);
3924 obj->resv = &obj->__builtin_resv;
3926 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
3927 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
3929 obj->mm.madv = I915_MADV_WILLNEED;
3930 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3931 mutex_init(&obj->mm.get_page.lock);
3933 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
3936 static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3937 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3938 I915_GEM_OBJECT_IS_SHRINKABLE,
3939 .get_pages = i915_gem_object_get_pages_gtt,
3940 .put_pages = i915_gem_object_put_pages_gtt,
3943 /* Note we don't consider signbits :| */
3944 #define overflows_type(x, T) \
3945 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3947 struct drm_i915_gem_object *
3948 i915_gem_object_create(struct drm_device *dev, u64 size)
3950 struct drm_i915_private *dev_priv = to_i915(dev);
3951 struct drm_i915_gem_object *obj;
3952 struct address_space *mapping;
3956 /* There is a prevalence of the assumption that we fit the object's
3957 * page count inside a 32bit _signed_ variable. Let's document this and
3958 * catch if we ever need to fix it. In the meantime, if you do spot
3959 * such a local variable, please consider fixing!
3961 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3962 return ERR_PTR(-E2BIG);
3964 if (overflows_type(size, obj->base.size))
3965 return ERR_PTR(-E2BIG);
3967 obj = i915_gem_object_alloc(dev);
3969 return ERR_PTR(-ENOMEM);
3971 ret = drm_gem_object_init(dev, &obj->base, size);
3975 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3976 if (IS_CRESTLINE(dev_priv) || IS_BROADWATER(dev_priv)) {
3977 /* 965gm cannot relocate objects above 4GiB. */
3978 mask &= ~__GFP_HIGHMEM;
3979 mask |= __GFP_DMA32;
3982 mapping = obj->base.filp->f_mapping;
3983 mapping_set_gfp_mask(mapping, mask);
3985 i915_gem_object_init(obj, &i915_gem_object_ops);
3987 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3988 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3990 if (HAS_LLC(dev_priv)) {
3991 /* On some devices, we can have the GPU use the LLC (the CPU
3992 * cache) for about a 10% performance improvement
3993 * compared to uncached. Graphics requests other than
3994 * display scanout are coherent with the CPU in
3995 * accessing this cache. This means in this mode we
3996 * don't need to clflush on the CPU side, and on the
3997 * GPU side we only need to flush internal caches to
3998 * get data visible to the CPU.
4000 * However, we maintain the display planes as UC, and so
4001 * need to rebind when first used as such.
4003 obj->cache_level = I915_CACHE_LLC;
4005 obj->cache_level = I915_CACHE_NONE;
4007 trace_i915_gem_object_create(obj);
4012 i915_gem_object_free(obj);
4013 return ERR_PTR(ret);
4016 static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4018 /* If we are the last user of the backing storage (be it shmemfs
4019 * pages or stolen etc), we know that the pages are going to be
4020 * immediately released. In this case, we can then skip copying
4021 * back the contents from the GPU.
4024 if (obj->mm.madv != I915_MADV_WILLNEED)
4027 if (obj->base.filp == NULL)
4030 /* At first glance, this looks racy, but then again so would be
4031 * userspace racing mmap against close. However, the first external
4032 * reference to the filp can only be obtained through the
4033 * i915_gem_mmap_ioctl() which safeguards us against the user
4034 * acquiring such a reference whilst we are in the middle of
4035 * freeing the object.
4037 return atomic_long_read(&obj->base.filp->f_count) == 1;
4040 static void __i915_gem_free_objects(struct drm_i915_private *i915,
4041 struct llist_node *freed)
4043 struct drm_i915_gem_object *obj, *on;
4045 mutex_lock(&i915->drm.struct_mutex);
4046 intel_runtime_pm_get(i915);
4047 llist_for_each_entry(obj, freed, freed) {
4048 struct i915_vma *vma, *vn;
4050 trace_i915_gem_object_destroy(obj);
4052 GEM_BUG_ON(i915_gem_object_is_active(obj));
4053 list_for_each_entry_safe(vma, vn,
4054 &obj->vma_list, obj_link) {
4055 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4056 GEM_BUG_ON(i915_vma_is_active(vma));
4057 vma->flags &= ~I915_VMA_PIN_MASK;
4058 i915_vma_close(vma);
4060 GEM_BUG_ON(!list_empty(&obj->vma_list));
4061 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
4063 list_del(&obj->global_link);
4065 intel_runtime_pm_put(i915);
4066 mutex_unlock(&i915->drm.struct_mutex);
4068 llist_for_each_entry_safe(obj, on, freed, freed) {
4069 GEM_BUG_ON(obj->bind_count);
4070 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4072 if (obj->ops->release)
4073 obj->ops->release(obj);
4075 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4076 atomic_set(&obj->mm.pages_pin_count, 0);
4077 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
4078 GEM_BUG_ON(obj->mm.pages);
4080 if (obj->base.import_attach)
4081 drm_prime_gem_destroy(&obj->base, NULL);
4083 reservation_object_fini(&obj->__builtin_resv);
4084 drm_gem_object_release(&obj->base);
4085 i915_gem_info_remove_obj(i915, obj->base.size);
4088 i915_gem_object_free(obj);
4092 static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4094 struct llist_node *freed;
4096 freed = llist_del_all(&i915->mm.free_list);
4097 if (unlikely(freed))
4098 __i915_gem_free_objects(i915, freed);
4101 static void __i915_gem_free_work(struct work_struct *work)
4103 struct drm_i915_private *i915 =
4104 container_of(work, struct drm_i915_private, mm.free_work);
4105 struct llist_node *freed;
4107 /* All file-owned VMA should have been released by this point through
4108 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4109 * However, the object may also be bound into the global GTT (e.g.
4110 * older GPUs without per-process support, or for direct access through
4111 * the GTT either for the user or for scanout). Those VMA still need to
4115 while ((freed = llist_del_all(&i915->mm.free_list)))
4116 __i915_gem_free_objects(i915, freed);
4119 static void __i915_gem_free_object_rcu(struct rcu_head *head)
4121 struct drm_i915_gem_object *obj =
4122 container_of(head, typeof(*obj), rcu);
4123 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4125 /* We can't simply use call_rcu() from i915_gem_free_object()
4126 * as we need to block whilst unbinding, and the call_rcu
4127 * task may be called from softirq context. So we take a
4128 * detour through a worker.
4130 if (llist_add(&obj->freed, &i915->mm.free_list))
4131 schedule_work(&i915->mm.free_work);
4134 void i915_gem_free_object(struct drm_gem_object *gem_obj)
4136 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4138 if (obj->mm.quirked)
4139 __i915_gem_object_unpin_pages(obj);
4141 if (discard_backing_storage(obj))
4142 obj->mm.madv = I915_MADV_DONTNEED;
4144 /* Before we free the object, make sure any pure RCU-only
4145 * read-side critical sections are complete, e.g.
4146 * i915_gem_busy_ioctl(). For the corresponding synchronized
4147 * lookup see i915_gem_object_lookup_rcu().
4149 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
4152 void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4154 lockdep_assert_held(&obj->base.dev->struct_mutex);
4156 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4157 if (i915_gem_object_is_active(obj))
4158 i915_gem_object_set_active_reference(obj);
4160 i915_gem_object_put(obj);
4163 static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4165 struct intel_engine_cs *engine;
4166 enum intel_engine_id id;
4168 for_each_engine(engine, dev_priv, id)
4169 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4172 int i915_gem_suspend(struct drm_device *dev)
4174 struct drm_i915_private *dev_priv = to_i915(dev);
4177 intel_suspend_gt_powersave(dev_priv);
4179 mutex_lock(&dev->struct_mutex);
4181 /* We have to flush all the executing contexts to main memory so
4182 * that they can saved in the hibernation image. To ensure the last
4183 * context image is coherent, we have to switch away from it. That
4184 * leaves the dev_priv->kernel_context still active when
4185 * we actually suspend, and its image in memory may not match the GPU
4186 * state. Fortunately, the kernel_context is disposable and we do
4187 * not rely on its state.
4189 ret = i915_gem_switch_to_kernel_context(dev_priv);
4193 ret = i915_gem_wait_for_idle(dev_priv,
4194 I915_WAIT_INTERRUPTIBLE |
4199 i915_gem_retire_requests(dev_priv);
4200 GEM_BUG_ON(dev_priv->gt.active_requests);
4202 assert_kernel_context_is_current(dev_priv);
4203 i915_gem_context_lost(dev_priv);
4204 mutex_unlock(&dev->struct_mutex);
4206 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
4207 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4208 flush_delayed_work(&dev_priv->gt.idle_work);
4209 flush_work(&dev_priv->mm.free_work);
4211 /* Assert that we sucessfully flushed all the work and
4212 * reset the GPU back to its idle, low power state.
4214 WARN_ON(dev_priv->gt.awake);
4215 WARN_ON(!intel_execlists_idle(dev_priv));
4218 * Neither the BIOS, ourselves or any other kernel
4219 * expects the system to be in execlists mode on startup,
4220 * so we need to reset the GPU back to legacy mode. And the only
4221 * known way to disable logical contexts is through a GPU reset.
4223 * So in order to leave the system in a known default configuration,
4224 * always reset the GPU upon unload and suspend. Afterwards we then
4225 * clean up the GEM state tracking, flushing off the requests and
4226 * leaving the system in a known idle state.
4228 * Note that is of the upmost importance that the GPU is idle and
4229 * all stray writes are flushed *before* we dismantle the backing
4230 * storage for the pinned objects.
4232 * However, since we are uncertain that resetting the GPU on older
4233 * machines is a good idea, we don't - just in case it leaves the
4234 * machine in an unusable condition.
4236 if (HAS_HW_CONTEXTS(dev_priv)) {
4237 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4238 WARN_ON(reset && reset != -ENODEV);
4244 mutex_unlock(&dev->struct_mutex);
4248 void i915_gem_resume(struct drm_device *dev)
4250 struct drm_i915_private *dev_priv = to_i915(dev);
4252 WARN_ON(dev_priv->gt.awake);
4254 mutex_lock(&dev->struct_mutex);
4255 i915_gem_restore_gtt_mappings(dev_priv);
4257 /* As we didn't flush the kernel context before suspend, we cannot
4258 * guarantee that the context image is complete. So let's just reset
4259 * it and start again.
4261 dev_priv->gt.resume(dev_priv);
4263 mutex_unlock(&dev->struct_mutex);
4266 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
4268 if (INTEL_GEN(dev_priv) < 5 ||
4269 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4272 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4273 DISP_TILE_SURFACE_SWIZZLING);
4275 if (IS_GEN5(dev_priv))
4278 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4279 if (IS_GEN6(dev_priv))
4280 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4281 else if (IS_GEN7(dev_priv))
4282 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4283 else if (IS_GEN8(dev_priv))
4284 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4289 static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
4291 I915_WRITE(RING_CTL(base), 0);
4292 I915_WRITE(RING_HEAD(base), 0);
4293 I915_WRITE(RING_TAIL(base), 0);
4294 I915_WRITE(RING_START(base), 0);
4297 static void init_unused_rings(struct drm_i915_private *dev_priv)
4299 if (IS_I830(dev_priv)) {
4300 init_unused_ring(dev_priv, PRB1_BASE);
4301 init_unused_ring(dev_priv, SRB0_BASE);
4302 init_unused_ring(dev_priv, SRB1_BASE);
4303 init_unused_ring(dev_priv, SRB2_BASE);
4304 init_unused_ring(dev_priv, SRB3_BASE);
4305 } else if (IS_GEN2(dev_priv)) {
4306 init_unused_ring(dev_priv, SRB0_BASE);
4307 init_unused_ring(dev_priv, SRB1_BASE);
4308 } else if (IS_GEN3(dev_priv)) {
4309 init_unused_ring(dev_priv, PRB1_BASE);
4310 init_unused_ring(dev_priv, PRB2_BASE);
4315 i915_gem_init_hw(struct drm_device *dev)
4317 struct drm_i915_private *dev_priv = to_i915(dev);
4318 struct intel_engine_cs *engine;
4319 enum intel_engine_id id;
4322 dev_priv->gt.last_init_time = ktime_get();
4324 /* Double layer security blanket, see i915_gem_init() */
4325 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4327 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
4328 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4330 if (IS_HASWELL(dev_priv))
4331 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
4332 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4334 if (HAS_PCH_NOP(dev_priv)) {
4335 if (IS_IVYBRIDGE(dev_priv)) {
4336 u32 temp = I915_READ(GEN7_MSG_CTL);
4337 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4338 I915_WRITE(GEN7_MSG_CTL, temp);
4339 } else if (INTEL_GEN(dev_priv) >= 7) {
4340 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4341 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4342 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4346 i915_gem_init_swizzling(dev_priv);
4349 * At least 830 can leave some of the unused rings
4350 * "active" (ie. head != tail) after resume which
4351 * will prevent c3 entry. Makes sure all unused rings
4354 init_unused_rings(dev_priv);
4356 BUG_ON(!dev_priv->kernel_context);
4358 ret = i915_ppgtt_init_hw(dev_priv);
4360 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4364 /* Need to do basic initialisation of all rings first: */
4365 for_each_engine(engine, dev_priv, id) {
4366 ret = engine->init_hw(engine);
4371 intel_mocs_init_l3cc_table(dev);
4373 /* We can't enable contexts until all firmware is loaded */
4374 ret = intel_guc_setup(dev);
4379 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4383 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4385 if (INTEL_INFO(dev_priv)->gen < 6)
4388 /* TODO: make semaphores and Execlists play nicely together */
4389 if (i915.enable_execlists)
4395 #ifdef CONFIG_INTEL_IOMMU
4396 /* Enable semaphores on SNB when IO remapping is off */
4397 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4404 int i915_gem_init(struct drm_device *dev)
4406 struct drm_i915_private *dev_priv = to_i915(dev);
4409 mutex_lock(&dev->struct_mutex);
4411 if (!i915.enable_execlists) {
4412 dev_priv->gt.resume = intel_legacy_submission_resume;
4413 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
4415 dev_priv->gt.resume = intel_lr_context_resume;
4416 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4419 /* This is just a security blanket to placate dragons.
4420 * On some systems, we very sporadically observe that the first TLBs
4421 * used by the CS may be stale, despite us poking the TLB reset. If
4422 * we hold the forcewake during initialisation these problems
4423 * just magically go away.
4425 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4427 i915_gem_init_userptr(dev_priv);
4429 ret = i915_gem_init_ggtt(dev_priv);
4433 ret = i915_gem_context_init(dev);
4437 ret = intel_engines_init(dev);
4441 ret = i915_gem_init_hw(dev);
4443 /* Allow engine initialisation to fail by marking the GPU as
4444 * wedged. But we only want to do this where the GPU is angry,
4445 * for all other failure, such as an allocation failure, bail.
4447 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4448 i915_gem_set_wedged(dev_priv);
4453 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4454 mutex_unlock(&dev->struct_mutex);
4460 i915_gem_cleanup_engines(struct drm_device *dev)
4462 struct drm_i915_private *dev_priv = to_i915(dev);
4463 struct intel_engine_cs *engine;
4464 enum intel_engine_id id;
4466 for_each_engine(engine, dev_priv, id)
4467 dev_priv->gt.cleanup_engine(engine);
4471 i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4475 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4476 !IS_CHERRYVIEW(dev_priv))
4477 dev_priv->num_fence_regs = 32;
4478 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4479 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4480 dev_priv->num_fence_regs = 16;
4482 dev_priv->num_fence_regs = 8;
4484 if (intel_vgpu_active(dev_priv))
4485 dev_priv->num_fence_regs =
4486 I915_READ(vgtif_reg(avail_rs.fence_num));
4488 /* Initialize fence registers to zero */
4489 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4490 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4492 fence->i915 = dev_priv;
4494 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4496 i915_gem_restore_fences(dev_priv);
4498 i915_gem_detect_bit_6_swizzle(dev_priv);
4502 i915_gem_load_init(struct drm_device *dev)
4504 struct drm_i915_private *dev_priv = to_i915(dev);
4507 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4508 if (!dev_priv->objects)
4511 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4512 if (!dev_priv->vmas)
4515 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4516 SLAB_HWCACHE_ALIGN |
4517 SLAB_RECLAIM_ACCOUNT |
4518 SLAB_DESTROY_BY_RCU);
4519 if (!dev_priv->requests)
4522 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4523 SLAB_HWCACHE_ALIGN |
4524 SLAB_RECLAIM_ACCOUNT);
4525 if (!dev_priv->dependencies)
4528 mutex_lock(&dev_priv->drm.struct_mutex);
4529 INIT_LIST_HEAD(&dev_priv->gt.timelines);
4530 err = i915_gem_timeline_init__global(dev_priv);
4531 mutex_unlock(&dev_priv->drm.struct_mutex);
4533 goto err_dependencies;
4535 INIT_LIST_HEAD(&dev_priv->context_list);
4536 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4537 init_llist_head(&dev_priv->mm.free_list);
4538 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4539 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4540 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4541 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
4542 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
4543 i915_gem_retire_work_handler);
4544 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
4545 i915_gem_idle_work_handler);
4546 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
4547 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4549 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4551 init_waitqueue_head(&dev_priv->pending_flip_queue);
4553 dev_priv->mm.interruptible = true;
4555 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4557 spin_lock_init(&dev_priv->fb_tracking.lock);
4562 kmem_cache_destroy(dev_priv->dependencies);
4564 kmem_cache_destroy(dev_priv->requests);
4566 kmem_cache_destroy(dev_priv->vmas);
4568 kmem_cache_destroy(dev_priv->objects);
4573 void i915_gem_load_cleanup(struct drm_device *dev)
4575 struct drm_i915_private *dev_priv = to_i915(dev);
4577 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4579 mutex_lock(&dev_priv->drm.struct_mutex);
4580 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4581 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4582 mutex_unlock(&dev_priv->drm.struct_mutex);
4584 kmem_cache_destroy(dev_priv->dependencies);
4585 kmem_cache_destroy(dev_priv->requests);
4586 kmem_cache_destroy(dev_priv->vmas);
4587 kmem_cache_destroy(dev_priv->objects);
4589 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4593 int i915_gem_freeze(struct drm_i915_private *dev_priv)
4595 intel_runtime_pm_get(dev_priv);
4597 mutex_lock(&dev_priv->drm.struct_mutex);
4598 i915_gem_shrink_all(dev_priv);
4599 mutex_unlock(&dev_priv->drm.struct_mutex);
4601 intel_runtime_pm_put(dev_priv);
4606 int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4608 struct drm_i915_gem_object *obj;
4609 struct list_head *phases[] = {
4610 &dev_priv->mm.unbound_list,
4611 &dev_priv->mm.bound_list,
4615 /* Called just before we write the hibernation image.
4617 * We need to update the domain tracking to reflect that the CPU
4618 * will be accessing all the pages to create and restore from the
4619 * hibernation, and so upon restoration those pages will be in the
4622 * To make sure the hibernation image contains the latest state,
4623 * we update that state just before writing out the image.
4625 * To try and reduce the hibernation image, we manually shrink
4626 * the objects as well.
4629 mutex_lock(&dev_priv->drm.struct_mutex);
4630 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
4632 for (p = phases; *p; p++) {
4633 list_for_each_entry(obj, *p, global_link) {
4634 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4635 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4638 mutex_unlock(&dev_priv->drm.struct_mutex);
4643 void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4645 struct drm_i915_file_private *file_priv = file->driver_priv;
4646 struct drm_i915_gem_request *request;
4648 /* Clean up our request list when the client is going away, so that
4649 * later retire_requests won't dereference our soon-to-be-gone
4652 spin_lock(&file_priv->mm.lock);
4653 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
4654 request->file_priv = NULL;
4655 spin_unlock(&file_priv->mm.lock);
4657 if (!list_empty(&file_priv->rps.link)) {
4658 spin_lock(&to_i915(dev)->rps.client_lock);
4659 list_del(&file_priv->rps.link);
4660 spin_unlock(&to_i915(dev)->rps.client_lock);
4664 int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4666 struct drm_i915_file_private *file_priv;
4671 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4675 file->driver_priv = file_priv;
4676 file_priv->dev_priv = to_i915(dev);
4677 file_priv->file = file;
4678 INIT_LIST_HEAD(&file_priv->rps.link);
4680 spin_lock_init(&file_priv->mm.lock);
4681 INIT_LIST_HEAD(&file_priv->mm.request_list);
4683 file_priv->bsd_engine = -1;
4685 ret = i915_gem_context_open(dev, file);
4693 * i915_gem_track_fb - update frontbuffer tracking
4694 * @old: current GEM buffer for the frontbuffer slots
4695 * @new: new GEM buffer for the frontbuffer slots
4696 * @frontbuffer_bits: bitmask of frontbuffer slots
4698 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4699 * from @old and setting them in @new. Both @old and @new can be NULL.
4701 void i915_gem_track_fb(struct drm_i915_gem_object *old,
4702 struct drm_i915_gem_object *new,
4703 unsigned frontbuffer_bits)
4705 /* Control of individual bits within the mask are guarded by
4706 * the owning plane->mutex, i.e. we can never see concurrent
4707 * manipulation of individual bits. But since the bitfield as a whole
4708 * is updated using RMW, we need to use atomics in order to update
4711 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4712 sizeof(atomic_t) * BITS_PER_BYTE);
4715 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4716 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
4720 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4721 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
4725 /* Allocate a new GEM object and fill it with the supplied data */
4726 struct drm_i915_gem_object *
4727 i915_gem_object_create_from_data(struct drm_device *dev,
4728 const void *data, size_t size)
4730 struct drm_i915_gem_object *obj;
4731 struct sg_table *sg;
4735 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
4739 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4743 ret = i915_gem_object_pin_pages(obj);
4748 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
4749 obj->mm.dirty = true; /* Backing store is now out of date */
4750 i915_gem_object_unpin_pages(obj);
4752 if (WARN_ON(bytes != size)) {
4753 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4761 i915_gem_object_put(obj);
4762 return ERR_PTR(ret);
4765 struct scatterlist *
4766 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4768 unsigned int *offset)
4770 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
4771 struct scatterlist *sg;
4772 unsigned int idx, count;
4775 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
4776 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
4778 /* As we iterate forward through the sg, we record each entry in a
4779 * radixtree for quick repeated (backwards) lookups. If we have seen
4780 * this index previously, we will have an entry for it.
4782 * Initial lookup is O(N), but this is amortized to O(1) for
4783 * sequential page access (where each new request is consecutive
4784 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4785 * i.e. O(1) with a large constant!
4787 if (n < READ_ONCE(iter->sg_idx))
4790 mutex_lock(&iter->lock);
4792 /* We prefer to reuse the last sg so that repeated lookup of this
4793 * (or the subsequent) sg are fast - comparing against the last
4794 * sg is faster than going through the radixtree.
4799 count = __sg_page_count(sg);
4801 while (idx + count <= n) {
4802 unsigned long exception, i;
4805 /* If we cannot allocate and insert this entry, or the
4806 * individual pages from this range, cancel updating the
4807 * sg_idx so that on this lookup we are forced to linearly
4808 * scan onwards, but on future lookups we will try the
4809 * insertion again (in which case we need to be careful of
4810 * the error return reporting that we have already inserted
4813 ret = radix_tree_insert(&iter->radix, idx, sg);
4814 if (ret && ret != -EEXIST)
4818 RADIX_TREE_EXCEPTIONAL_ENTRY |
4819 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4820 for (i = 1; i < count; i++) {
4821 ret = radix_tree_insert(&iter->radix, idx + i,
4823 if (ret && ret != -EEXIST)
4828 sg = ____sg_next(sg);
4829 count = __sg_page_count(sg);
4836 mutex_unlock(&iter->lock);
4838 if (unlikely(n < idx)) /* insertion completed by another thread */
4841 /* In case we failed to insert the entry into the radixtree, we need
4842 * to look beyond the current sg.
4844 while (idx + count <= n) {
4846 sg = ____sg_next(sg);
4847 count = __sg_page_count(sg);
4856 sg = radix_tree_lookup(&iter->radix, n);
4859 /* If this index is in the middle of multi-page sg entry,
4860 * the radixtree will contain an exceptional entry that points
4861 * to the start of that range. We will return the pointer to
4862 * the base page and the offset of this page within the
4866 if (unlikely(radix_tree_exception(sg))) {
4867 unsigned long base =
4868 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4870 sg = radix_tree_lookup(&iter->radix, base);
4882 i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4884 struct scatterlist *sg;
4885 unsigned int offset;
4887 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4889 sg = i915_gem_object_get_sg(obj, n, &offset);
4890 return nth_page(sg_page(sg), offset);
4893 /* Like i915_gem_object_get_page(), but mark the returned page dirty */
4895 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4900 page = i915_gem_object_get_page(obj, n);
4902 set_page_dirty(page);
4908 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4911 struct scatterlist *sg;
4912 unsigned int offset;
4914 sg = i915_gem_object_get_sg(obj, n, &offset);
4915 return sg_dma_address(sg) + (offset << PAGE_SHIFT);