2 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
4 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
11 * Thanks to the following companies for their support:
13 * - JMicron (hardware and technical support)
16 #include <linux/delay.h>
17 #include <linux/ktime.h>
18 #include <linux/highmem.h>
20 #include <linux/module.h>
21 #include <linux/dma-mapping.h>
22 #include <linux/slab.h>
23 #include <linux/scatterlist.h>
24 #include <linux/sizes.h>
25 #include <linux/swiotlb.h>
26 #include <linux/regulator/consumer.h>
27 #include <linux/pm_runtime.h>
30 #include <linux/leds.h>
32 #include <linux/mmc/mmc.h>
33 #include <linux/mmc/host.h>
34 #include <linux/mmc/card.h>
35 #include <linux/mmc/sdio.h>
36 #include <linux/mmc/slot-gpio.h>
40 #define DRIVER_NAME "sdhci"
42 #define DBG(f, x...) \
43 pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
45 #define SDHCI_DUMP(f, x...) \
46 pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
48 #define MAX_TUNING_LOOP 40
50 static unsigned int debug_quirks = 0;
51 static unsigned int debug_quirks2;
53 static void sdhci_finish_data(struct sdhci_host *);
55 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
57 void sdhci_dumpregs(struct sdhci_host *host)
59 SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
61 SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
62 sdhci_readl(host, SDHCI_DMA_ADDRESS),
63 sdhci_readw(host, SDHCI_HOST_VERSION));
64 SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
65 sdhci_readw(host, SDHCI_BLOCK_SIZE),
66 sdhci_readw(host, SDHCI_BLOCK_COUNT));
67 SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
68 sdhci_readl(host, SDHCI_ARGUMENT),
69 sdhci_readw(host, SDHCI_TRANSFER_MODE));
70 SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
71 sdhci_readl(host, SDHCI_PRESENT_STATE),
72 sdhci_readb(host, SDHCI_HOST_CONTROL));
73 SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
74 sdhci_readb(host, SDHCI_POWER_CONTROL),
75 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
76 SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
77 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
78 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
79 SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
80 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
81 sdhci_readl(host, SDHCI_INT_STATUS));
82 SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
83 sdhci_readl(host, SDHCI_INT_ENABLE),
84 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
85 SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
86 sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
87 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
88 SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
89 sdhci_readl(host, SDHCI_CAPABILITIES),
90 sdhci_readl(host, SDHCI_CAPABILITIES_1));
91 SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
92 sdhci_readw(host, SDHCI_COMMAND),
93 sdhci_readl(host, SDHCI_MAX_CURRENT));
94 SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
95 sdhci_readl(host, SDHCI_RESPONSE),
96 sdhci_readl(host, SDHCI_RESPONSE + 4));
97 SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
98 sdhci_readl(host, SDHCI_RESPONSE + 8),
99 sdhci_readl(host, SDHCI_RESPONSE + 12));
100 SDHCI_DUMP("Host ctl2: 0x%08x\n",
101 sdhci_readw(host, SDHCI_HOST_CONTROL2));
103 if (host->flags & SDHCI_USE_ADMA) {
104 if (host->flags & SDHCI_USE_64_BIT_DMA) {
105 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
106 sdhci_readl(host, SDHCI_ADMA_ERROR),
107 sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
108 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
110 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
111 sdhci_readl(host, SDHCI_ADMA_ERROR),
112 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
116 SDHCI_DUMP("============================================\n");
118 EXPORT_SYMBOL_GPL(sdhci_dumpregs);
120 /*****************************************************************************\
122 * Low level functions *
124 \*****************************************************************************/
126 static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
130 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
131 if (ctrl2 & SDHCI_CTRL_V4_MODE)
134 ctrl2 |= SDHCI_CTRL_V4_MODE;
135 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
139 * This can be called before sdhci_add_host() by Vendor's host controller
140 * driver to enable v4 mode if supported.
142 void sdhci_enable_v4_mode(struct sdhci_host *host)
144 host->v4_mode = true;
145 sdhci_do_enable_v4_mode(host);
147 EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);
149 static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
151 return cmd->data || cmd->flags & MMC_RSP_BUSY;
154 static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
158 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
159 !mmc_card_is_removable(host->mmc))
163 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
166 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
167 SDHCI_INT_CARD_INSERT;
169 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
172 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
173 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
176 static void sdhci_enable_card_detection(struct sdhci_host *host)
178 sdhci_set_card_detection(host, true);
181 static void sdhci_disable_card_detection(struct sdhci_host *host)
183 sdhci_set_card_detection(host, false);
186 static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
191 pm_runtime_get_noresume(host->mmc->parent);
194 static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
198 host->bus_on = false;
199 pm_runtime_put_noidle(host->mmc->parent);
202 void sdhci_reset(struct sdhci_host *host, u8 mask)
206 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
208 if (mask & SDHCI_RESET_ALL) {
210 /* Reset-all turns off SD Bus Power */
211 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
212 sdhci_runtime_pm_bus_off(host);
215 /* Wait max 100 ms */
216 timeout = ktime_add_ms(ktime_get(), 100);
218 /* hw clears the bit when it's done */
220 bool timedout = ktime_after(ktime_get(), timeout);
222 if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
225 pr_err("%s: Reset 0x%x never completed.\n",
226 mmc_hostname(host->mmc), (int)mask);
227 sdhci_dumpregs(host);
233 EXPORT_SYMBOL_GPL(sdhci_reset);
235 static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
237 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
238 struct mmc_host *mmc = host->mmc;
240 if (!mmc->ops->get_cd(mmc))
244 host->ops->reset(host, mask);
246 if (mask & SDHCI_RESET_ALL) {
247 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
248 if (host->ops->enable_dma)
249 host->ops->enable_dma(host);
252 /* Resetting the controller clears many */
253 host->preset_enabled = false;
257 static void sdhci_set_default_irqs(struct sdhci_host *host)
259 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
260 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
261 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
262 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
265 if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
266 host->tuning_mode == SDHCI_TUNING_MODE_3)
267 host->ier |= SDHCI_INT_RETUNE;
269 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
270 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
273 static void sdhci_config_dma(struct sdhci_host *host)
278 if (host->version < SDHCI_SPEC_200)
281 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
284 * Always adjust the DMA selection as some controllers
285 * (e.g. JMicron) can't do PIO properly when the selection
288 ctrl &= ~SDHCI_CTRL_DMA_MASK;
289 if (!(host->flags & SDHCI_REQ_USE_DMA))
292 /* Note if DMA Select is zero then SDMA is selected */
293 if (host->flags & SDHCI_USE_ADMA)
294 ctrl |= SDHCI_CTRL_ADMA32;
296 if (host->flags & SDHCI_USE_64_BIT_DMA) {
298 * If v4 mode, all supported DMA can be 64-bit addressing if
299 * controller supports 64-bit system address, otherwise only
300 * ADMA can support 64-bit addressing.
303 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
304 ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
305 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
306 } else if (host->flags & SDHCI_USE_ADMA) {
308 * Don't need to undo SDHCI_CTRL_ADMA32 in order to
309 * set SDHCI_CTRL_ADMA64.
311 ctrl |= SDHCI_CTRL_ADMA64;
316 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
319 static void sdhci_init(struct sdhci_host *host, int soft)
321 struct mmc_host *mmc = host->mmc;
324 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
326 sdhci_do_reset(host, SDHCI_RESET_ALL);
329 sdhci_do_enable_v4_mode(host);
331 sdhci_set_default_irqs(host);
333 host->cqe_on = false;
336 /* force clock reconfiguration */
338 mmc->ops->set_ios(mmc, &mmc->ios);
342 static void sdhci_reinit(struct sdhci_host *host)
345 sdhci_enable_card_detection(host);
348 static void __sdhci_led_activate(struct sdhci_host *host)
352 if (host->quirks & SDHCI_QUIRK_NO_LED)
355 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
356 ctrl |= SDHCI_CTRL_LED;
357 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
360 static void __sdhci_led_deactivate(struct sdhci_host *host)
364 if (host->quirks & SDHCI_QUIRK_NO_LED)
367 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
368 ctrl &= ~SDHCI_CTRL_LED;
369 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
372 #if IS_REACHABLE(CONFIG_LEDS_CLASS)
373 static void sdhci_led_control(struct led_classdev *led,
374 enum led_brightness brightness)
376 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
379 spin_lock_irqsave(&host->lock, flags);
381 if (host->runtime_suspended)
384 if (brightness == LED_OFF)
385 __sdhci_led_deactivate(host);
387 __sdhci_led_activate(host);
389 spin_unlock_irqrestore(&host->lock, flags);
392 static int sdhci_led_register(struct sdhci_host *host)
394 struct mmc_host *mmc = host->mmc;
396 if (host->quirks & SDHCI_QUIRK_NO_LED)
399 snprintf(host->led_name, sizeof(host->led_name),
400 "%s::", mmc_hostname(mmc));
402 host->led.name = host->led_name;
403 host->led.brightness = LED_OFF;
404 host->led.default_trigger = mmc_hostname(mmc);
405 host->led.brightness_set = sdhci_led_control;
407 return led_classdev_register(mmc_dev(mmc), &host->led);
410 static void sdhci_led_unregister(struct sdhci_host *host)
412 if (host->quirks & SDHCI_QUIRK_NO_LED)
415 led_classdev_unregister(&host->led);
418 static inline void sdhci_led_activate(struct sdhci_host *host)
422 static inline void sdhci_led_deactivate(struct sdhci_host *host)
428 static inline int sdhci_led_register(struct sdhci_host *host)
433 static inline void sdhci_led_unregister(struct sdhci_host *host)
437 static inline void sdhci_led_activate(struct sdhci_host *host)
439 __sdhci_led_activate(host);
442 static inline void sdhci_led_deactivate(struct sdhci_host *host)
444 __sdhci_led_deactivate(host);
449 /*****************************************************************************\
453 \*****************************************************************************/
455 static void sdhci_read_block_pio(struct sdhci_host *host)
458 size_t blksize, len, chunk;
459 u32 uninitialized_var(scratch);
462 DBG("PIO reading\n");
464 blksize = host->data->blksz;
467 local_irq_save(flags);
470 BUG_ON(!sg_miter_next(&host->sg_miter));
472 len = min(host->sg_miter.length, blksize);
475 host->sg_miter.consumed = len;
477 buf = host->sg_miter.addr;
481 scratch = sdhci_readl(host, SDHCI_BUFFER);
485 *buf = scratch & 0xFF;
494 sg_miter_stop(&host->sg_miter);
496 local_irq_restore(flags);
499 static void sdhci_write_block_pio(struct sdhci_host *host)
502 size_t blksize, len, chunk;
506 DBG("PIO writing\n");
508 blksize = host->data->blksz;
512 local_irq_save(flags);
515 BUG_ON(!sg_miter_next(&host->sg_miter));
517 len = min(host->sg_miter.length, blksize);
520 host->sg_miter.consumed = len;
522 buf = host->sg_miter.addr;
525 scratch |= (u32)*buf << (chunk * 8);
531 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
532 sdhci_writel(host, scratch, SDHCI_BUFFER);
539 sg_miter_stop(&host->sg_miter);
541 local_irq_restore(flags);
544 static void sdhci_transfer_pio(struct sdhci_host *host)
548 if (host->blocks == 0)
551 if (host->data->flags & MMC_DATA_READ)
552 mask = SDHCI_DATA_AVAILABLE;
554 mask = SDHCI_SPACE_AVAILABLE;
557 * Some controllers (JMicron JMB38x) mess up the buffer bits
558 * for transfers < 4 bytes. As long as it is just one block,
559 * we can ignore the bits.
561 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
562 (host->data->blocks == 1))
565 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
566 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
569 if (host->data->flags & MMC_DATA_READ)
570 sdhci_read_block_pio(host);
572 sdhci_write_block_pio(host);
575 if (host->blocks == 0)
579 DBG("PIO transfer complete.\n");
582 static int sdhci_pre_dma_transfer(struct sdhci_host *host,
583 struct mmc_data *data, int cookie)
588 * If the data buffers are already mapped, return the previous
589 * dma_map_sg() result.
591 if (data->host_cookie == COOKIE_PRE_MAPPED)
592 return data->sg_count;
594 /* Bounce write requests to the bounce buffer */
595 if (host->bounce_buffer) {
596 unsigned int length = data->blksz * data->blocks;
598 if (length > host->bounce_buffer_size) {
599 pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
600 mmc_hostname(host->mmc), length,
601 host->bounce_buffer_size);
604 if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
605 /* Copy the data to the bounce buffer */
606 sg_copy_to_buffer(data->sg, data->sg_len,
610 /* Switch ownership to the DMA */
611 dma_sync_single_for_device(host->mmc->parent,
613 host->bounce_buffer_size,
614 mmc_get_dma_dir(data));
615 /* Just a dummy value */
618 /* Just access the data directly from memory */
619 sg_count = dma_map_sg(mmc_dev(host->mmc),
620 data->sg, data->sg_len,
621 mmc_get_dma_dir(data));
627 data->sg_count = sg_count;
628 data->host_cookie = cookie;
633 static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
635 local_irq_save(*flags);
636 return kmap_atomic(sg_page(sg)) + sg->offset;
639 static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
641 kunmap_atomic(buffer);
642 local_irq_restore(*flags);
645 void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
646 dma_addr_t addr, int len, unsigned int cmd)
648 struct sdhci_adma2_64_desc *dma_desc = *desc;
650 /* 32-bit and 64-bit descriptors have these members in same position */
651 dma_desc->cmd = cpu_to_le16(cmd);
652 dma_desc->len = cpu_to_le16(len);
653 dma_desc->addr_lo = cpu_to_le32((u32)addr);
655 if (host->flags & SDHCI_USE_64_BIT_DMA)
656 dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
658 *desc += host->desc_sz;
660 EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);
662 static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
663 void **desc, dma_addr_t addr,
664 int len, unsigned int cmd)
666 if (host->ops->adma_write_desc)
667 host->ops->adma_write_desc(host, desc, addr, len, cmd);
669 sdhci_adma_write_desc(host, desc, addr, len, cmd);
672 static void sdhci_adma_mark_end(void *desc)
674 struct sdhci_adma2_64_desc *dma_desc = desc;
676 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
677 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
680 static void sdhci_adma_table_pre(struct sdhci_host *host,
681 struct mmc_data *data, int sg_count)
683 struct scatterlist *sg;
685 dma_addr_t addr, align_addr;
691 * The spec does not specify endianness of descriptor table.
692 * We currently guess that it is LE.
695 host->sg_count = sg_count;
697 desc = host->adma_table;
698 align = host->align_buffer;
700 align_addr = host->align_addr;
702 for_each_sg(data->sg, sg, host->sg_count, i) {
703 addr = sg_dma_address(sg);
704 len = sg_dma_len(sg);
707 * The SDHCI specification states that ADMA addresses must
708 * be 32-bit aligned. If they aren't, then we use a bounce
709 * buffer for the (up to three) bytes that screw up the
712 offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
715 if (data->flags & MMC_DATA_WRITE) {
716 buffer = sdhci_kmap_atomic(sg, &flags);
717 memcpy(align, buffer, offset);
718 sdhci_kunmap_atomic(buffer, &flags);
722 __sdhci_adma_write_desc(host, &desc, align_addr,
723 offset, ADMA2_TRAN_VALID);
725 BUG_ON(offset > 65536);
727 align += SDHCI_ADMA2_ALIGN;
728 align_addr += SDHCI_ADMA2_ALIGN;
738 __sdhci_adma_write_desc(host, &desc, addr, len,
742 * If this triggers then we have a calculation bug
745 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
748 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
749 /* Mark the last descriptor as the terminating descriptor */
750 if (desc != host->adma_table) {
751 desc -= host->desc_sz;
752 sdhci_adma_mark_end(desc);
755 /* Add a terminating entry - nop, end, valid */
756 __sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
760 static void sdhci_adma_table_post(struct sdhci_host *host,
761 struct mmc_data *data)
763 struct scatterlist *sg;
769 if (data->flags & MMC_DATA_READ) {
770 bool has_unaligned = false;
772 /* Do a quick scan of the SG list for any unaligned mappings */
773 for_each_sg(data->sg, sg, host->sg_count, i)
774 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
775 has_unaligned = true;
780 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
781 data->sg_len, DMA_FROM_DEVICE);
783 align = host->align_buffer;
785 for_each_sg(data->sg, sg, host->sg_count, i) {
786 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
787 size = SDHCI_ADMA2_ALIGN -
788 (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
790 buffer = sdhci_kmap_atomic(sg, &flags);
791 memcpy(buffer, align, size);
792 sdhci_kunmap_atomic(buffer, &flags);
794 align += SDHCI_ADMA2_ALIGN;
801 static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
803 if (host->bounce_buffer)
804 return host->bounce_addr;
806 return sg_dma_address(host->data->sg);
809 static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
812 sdhci_writel(host, addr, SDHCI_ADMA_ADDRESS);
813 if (host->flags & SDHCI_USE_64_BIT_DMA)
814 sdhci_writel(host, (u64)addr >> 32, SDHCI_ADMA_ADDRESS_HI);
816 sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
820 static unsigned int sdhci_target_timeout(struct sdhci_host *host,
821 struct mmc_command *cmd,
822 struct mmc_data *data)
824 unsigned int target_timeout;
828 target_timeout = cmd->busy_timeout * 1000;
830 target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
831 if (host->clock && data->timeout_clks) {
832 unsigned long long val;
835 * data->timeout_clks is in units of clock cycles.
836 * host->clock is in Hz. target_timeout is in us.
837 * Hence, us = 1000000 * cycles / Hz. Round up.
839 val = 1000000ULL * data->timeout_clks;
840 if (do_div(val, host->clock))
842 target_timeout += val;
846 return target_timeout;
849 static void sdhci_calc_sw_timeout(struct sdhci_host *host,
850 struct mmc_command *cmd)
852 struct mmc_data *data = cmd->data;
853 struct mmc_host *mmc = host->mmc;
854 struct mmc_ios *ios = &mmc->ios;
855 unsigned char bus_width = 1 << ios->bus_width;
861 target_timeout = sdhci_target_timeout(host, cmd, data);
862 target_timeout *= NSEC_PER_USEC;
866 freq = host->mmc->actual_clock ? : host->clock;
867 transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
868 do_div(transfer_time, freq);
869 /* multiply by '2' to account for any unknowns */
870 transfer_time = transfer_time * 2;
871 /* calculate timeout for the entire data */
872 host->data_timeout = data->blocks * target_timeout +
875 host->data_timeout = target_timeout;
878 if (host->data_timeout)
879 host->data_timeout += MMC_CMD_TRANSFER_TIME;
882 static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
886 struct mmc_data *data;
887 unsigned target_timeout, current_timeout;
892 * If the host controller provides us with an incorrect timeout
893 * value, just skip the check and use 0xE. The hardware may take
894 * longer to time out, but that's much better than having a too-short
897 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
900 /* Unspecified command, asume max */
905 /* Unspecified timeout, assume max */
906 if (!data && !cmd->busy_timeout)
910 target_timeout = sdhci_target_timeout(host, cmd, data);
913 * Figure out needed cycles.
914 * We do this in steps in order to fit inside a 32 bit int.
915 * The first step is the minimum timeout, which will have a
916 * minimum resolution of 6 bits:
917 * (1) 2^13*1000 > 2^22,
918 * (2) host->timeout_clk < 2^16
923 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
924 while (current_timeout < target_timeout) {
926 current_timeout <<= 1;
932 if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
933 DBG("Too large timeout 0x%x requested for CMD%d!\n",
943 static void sdhci_set_transfer_irqs(struct sdhci_host *host)
945 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
946 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
948 if (host->flags & SDHCI_REQ_USE_DMA)
949 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
951 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
953 if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
954 host->ier |= SDHCI_INT_AUTO_CMD_ERR;
956 host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;
958 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
959 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
962 static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
965 host->ier |= SDHCI_INT_DATA_TIMEOUT;
967 host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
968 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
969 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
972 static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
976 if (host->ops->set_timeout) {
977 host->ops->set_timeout(host, cmd);
979 bool too_big = false;
981 count = sdhci_calc_timeout(host, cmd, &too_big);
984 host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
985 sdhci_calc_sw_timeout(host, cmd);
986 sdhci_set_data_timeout_irq(host, false);
987 } else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
988 sdhci_set_data_timeout_irq(host, true);
991 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
995 static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
997 struct mmc_data *data = cmd->data;
999 host->data_timeout = 0;
1001 if (sdhci_data_line_cmd(cmd))
1002 sdhci_set_timeout(host, cmd);
1007 WARN_ON(host->data);
1010 BUG_ON(data->blksz * data->blocks > 524288);
1011 BUG_ON(data->blksz > host->mmc->max_blk_size);
1012 BUG_ON(data->blocks > 65535);
1015 host->data_early = 0;
1016 host->data->bytes_xfered = 0;
1018 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1019 struct scatterlist *sg;
1020 unsigned int length_mask, offset_mask;
1023 host->flags |= SDHCI_REQ_USE_DMA;
1026 * FIXME: This doesn't account for merging when mapping the
1029 * The assumption here being that alignment and lengths are
1030 * the same after DMA mapping to device address space.
1034 if (host->flags & SDHCI_USE_ADMA) {
1035 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1038 * As we use up to 3 byte chunks to work
1039 * around alignment problems, we need to
1040 * check the offset as well.
1045 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1047 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
1051 if (unlikely(length_mask | offset_mask)) {
1052 for_each_sg(data->sg, sg, data->sg_len, i) {
1053 if (sg->length & length_mask) {
1054 DBG("Reverting to PIO because of transfer size (%d)\n",
1056 host->flags &= ~SDHCI_REQ_USE_DMA;
1059 if (sg->offset & offset_mask) {
1060 DBG("Reverting to PIO because of bad alignment\n");
1061 host->flags &= ~SDHCI_REQ_USE_DMA;
1068 if (host->flags & SDHCI_REQ_USE_DMA) {
1069 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1073 * This only happens when someone fed
1074 * us an invalid request.
1077 host->flags &= ~SDHCI_REQ_USE_DMA;
1078 } else if (host->flags & SDHCI_USE_ADMA) {
1079 sdhci_adma_table_pre(host, data, sg_cnt);
1081 sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
1082 if (host->flags & SDHCI_USE_64_BIT_DMA)
1084 (u64)host->adma_addr >> 32,
1085 SDHCI_ADMA_ADDRESS_HI);
1087 WARN_ON(sg_cnt != 1);
1088 sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1092 sdhci_config_dma(host);
1094 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1097 flags = SG_MITER_ATOMIC;
1098 if (host->data->flags & MMC_DATA_READ)
1099 flags |= SG_MITER_TO_SG;
1101 flags |= SG_MITER_FROM_SG;
1102 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1103 host->blocks = data->blocks;
1106 sdhci_set_transfer_irqs(host);
1108 /* Set the DMA boundary value and block size */
1109 sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
1113 * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
1114 * can be supported, in that case 16-bit block count register must be 0.
1116 if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1117 (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
1118 if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
1119 sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
1120 sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
1122 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1126 static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
1127 struct mmc_request *mrq)
1129 return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
1130 !mrq->cap_cmd_during_tfr;
1133 static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
1134 struct mmc_command *cmd,
1137 bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
1138 (cmd->opcode != SD_IO_RW_EXTENDED);
1139 bool use_cmd23 = cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
1143 * In case of Version 4.10 or later, use of 'Auto CMD Auto
1144 * Select' is recommended rather than use of 'Auto CMD12
1145 * Enable' or 'Auto CMD23 Enable'.
1147 if (host->version >= SDHCI_SPEC_410 && (use_cmd12 || use_cmd23)) {
1148 *mode |= SDHCI_TRNS_AUTO_SEL;
1150 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1152 ctrl2 |= SDHCI_CMD23_ENABLE;
1154 ctrl2 &= ~SDHCI_CMD23_ENABLE;
1155 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
1161 * If we are sending CMD23, CMD12 never gets sent
1162 * on successful completion (so no Auto-CMD12).
1165 *mode |= SDHCI_TRNS_AUTO_CMD12;
1167 *mode |= SDHCI_TRNS_AUTO_CMD23;
1170 static void sdhci_set_transfer_mode(struct sdhci_host *host,
1171 struct mmc_command *cmd)
1174 struct mmc_data *data = cmd->data;
1178 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1179 /* must not clear SDHCI_TRANSFER_MODE when tuning */
1180 if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
1181 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1183 /* clear Auto CMD settings for no data CMDs */
1184 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
1185 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1186 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1191 WARN_ON(!host->data);
1193 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
1194 mode = SDHCI_TRNS_BLK_CNT_EN;
1196 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1197 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1198 sdhci_auto_cmd_select(host, cmd, &mode);
1199 if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23))
1200 sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1203 if (data->flags & MMC_DATA_READ)
1204 mode |= SDHCI_TRNS_READ;
1205 if (host->flags & SDHCI_REQ_USE_DMA)
1206 mode |= SDHCI_TRNS_DMA;
1208 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1211 static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
1213 return (!(host->flags & SDHCI_DEVICE_DEAD) &&
1214 ((mrq->cmd && mrq->cmd->error) ||
1215 (mrq->sbc && mrq->sbc->error) ||
1216 (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1217 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
1220 static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1224 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1225 if (host->mrqs_done[i] == mrq) {
1231 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1232 if (!host->mrqs_done[i]) {
1233 host->mrqs_done[i] = mrq;
1238 WARN_ON(i >= SDHCI_MAX_MRQS);
1240 tasklet_schedule(&host->finish_tasklet);
1243 static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1245 if (host->cmd && host->cmd->mrq == mrq)
1248 if (host->data_cmd && host->data_cmd->mrq == mrq)
1249 host->data_cmd = NULL;
1251 if (host->data && host->data->mrq == mrq)
1254 if (sdhci_needs_reset(host, mrq))
1255 host->pending_reset = true;
1257 __sdhci_finish_mrq(host, mrq);
1260 static void sdhci_finish_data(struct sdhci_host *host)
1262 struct mmc_command *data_cmd = host->data_cmd;
1263 struct mmc_data *data = host->data;
1266 host->data_cmd = NULL;
1269 * The controller needs a reset of internal state machines upon error
1273 if (!host->cmd || host->cmd == data_cmd)
1274 sdhci_do_reset(host, SDHCI_RESET_CMD);
1275 sdhci_do_reset(host, SDHCI_RESET_DATA);
1278 if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
1279 (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
1280 sdhci_adma_table_post(host, data);
1283 * The specification states that the block count register must
1284 * be updated, but it does not specify at what point in the
1285 * data flow. That makes the register entirely useless to read
1286 * back so we have to assume that nothing made it to the card
1287 * in the event of an error.
1290 data->bytes_xfered = 0;
1292 data->bytes_xfered = data->blksz * data->blocks;
1295 * Need to send CMD12 if -
1296 * a) open-ended multiblock transfer (no CMD23)
1297 * b) error in multiblock transfer
1303 * 'cap_cmd_during_tfr' request must not use the command line
1304 * after mmc_command_done() has been called. It is upper layer's
1305 * responsibility to send the stop command if required.
1307 if (data->mrq->cap_cmd_during_tfr) {
1308 sdhci_finish_mrq(host, data->mrq);
1310 /* Avoid triggering warning in sdhci_send_command() */
1312 sdhci_send_command(host, data->stop);
1315 sdhci_finish_mrq(host, data->mrq);
1319 static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
1320 unsigned long timeout)
1322 if (sdhci_data_line_cmd(mrq->cmd))
1323 mod_timer(&host->data_timer, timeout);
1325 mod_timer(&host->timer, timeout);
1328 static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
1330 if (sdhci_data_line_cmd(mrq->cmd))
1331 del_timer(&host->data_timer);
1333 del_timer(&host->timer);
1336 void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1340 unsigned long timeout;
1344 /* Initially, a command has no error */
1347 if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
1348 cmd->opcode == MMC_STOP_TRANSMISSION)
1349 cmd->flags |= MMC_RSP_BUSY;
1351 /* Wait max 10 ms */
1354 mask = SDHCI_CMD_INHIBIT;
1355 if (sdhci_data_line_cmd(cmd))
1356 mask |= SDHCI_DATA_INHIBIT;
1358 /* We shouldn't wait for data inihibit for stop commands, even
1359 though they might use busy signaling */
1360 if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1361 mask &= ~SDHCI_DATA_INHIBIT;
1363 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1365 pr_err("%s: Controller never released inhibit bit(s).\n",
1366 mmc_hostname(host->mmc));
1367 sdhci_dumpregs(host);
1369 sdhci_finish_mrq(host, cmd->mrq);
1377 if (sdhci_data_line_cmd(cmd)) {
1378 WARN_ON(host->data_cmd);
1379 host->data_cmd = cmd;
1382 sdhci_prepare_data(host, cmd);
1384 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1386 sdhci_set_transfer_mode(host, cmd);
1388 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1389 pr_err("%s: Unsupported response type!\n",
1390 mmc_hostname(host->mmc));
1391 cmd->error = -EINVAL;
1392 sdhci_finish_mrq(host, cmd->mrq);
1396 if (!(cmd->flags & MMC_RSP_PRESENT))
1397 flags = SDHCI_CMD_RESP_NONE;
1398 else if (cmd->flags & MMC_RSP_136)
1399 flags = SDHCI_CMD_RESP_LONG;
1400 else if (cmd->flags & MMC_RSP_BUSY)
1401 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1403 flags = SDHCI_CMD_RESP_SHORT;
1405 if (cmd->flags & MMC_RSP_CRC)
1406 flags |= SDHCI_CMD_CRC;
1407 if (cmd->flags & MMC_RSP_OPCODE)
1408 flags |= SDHCI_CMD_INDEX;
1410 /* CMD19 is special in that the Data Present Select should be set */
1411 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1412 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1413 flags |= SDHCI_CMD_DATA;
1416 if (host->data_timeout)
1417 timeout += nsecs_to_jiffies(host->data_timeout);
1418 else if (!cmd->data && cmd->busy_timeout > 9000)
1419 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1422 sdhci_mod_timer(host, cmd->mrq, timeout);
1424 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1426 EXPORT_SYMBOL_GPL(sdhci_send_command);
1428 static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
1432 for (i = 0; i < 4; i++) {
1433 reg = SDHCI_RESPONSE + (3 - i) * 4;
1434 cmd->resp[i] = sdhci_readl(host, reg);
1437 if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
1440 /* CRC is stripped so we need to do some shifting */
1441 for (i = 0; i < 4; i++) {
1444 cmd->resp[i] |= cmd->resp[i + 1] >> 24;
1448 static void sdhci_finish_command(struct sdhci_host *host)
1450 struct mmc_command *cmd = host->cmd;
1454 if (cmd->flags & MMC_RSP_PRESENT) {
1455 if (cmd->flags & MMC_RSP_136) {
1456 sdhci_read_rsp_136(host, cmd);
1458 cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1462 if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
1463 mmc_command_done(host->mmc, cmd->mrq);
1466 * The host can send and interrupt when the busy state has
1467 * ended, allowing us to wait without wasting CPU cycles.
1468 * The busy signal uses DAT0 so this is similar to waiting
1469 * for data to complete.
1471 * Note: The 1.0 specification is a bit ambiguous about this
1472 * feature so there might be some problems with older
1475 if (cmd->flags & MMC_RSP_BUSY) {
1477 DBG("Cannot wait for busy signal when also doing a data transfer");
1478 } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1479 cmd == host->data_cmd) {
1480 /* Command complete before busy is ended */
1485 /* Finished CMD23, now send actual command. */
1486 if (cmd == cmd->mrq->sbc) {
1487 sdhci_send_command(host, cmd->mrq->cmd);
1490 /* Processed actual command. */
1491 if (host->data && host->data_early)
1492 sdhci_finish_data(host);
1495 sdhci_finish_mrq(host, cmd->mrq);
1499 static u16 sdhci_get_preset_value(struct sdhci_host *host)
1503 switch (host->timing) {
1504 case MMC_TIMING_UHS_SDR12:
1505 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1507 case MMC_TIMING_UHS_SDR25:
1508 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1510 case MMC_TIMING_UHS_SDR50:
1511 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1513 case MMC_TIMING_UHS_SDR104:
1514 case MMC_TIMING_MMC_HS200:
1515 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1517 case MMC_TIMING_UHS_DDR50:
1518 case MMC_TIMING_MMC_DDR52:
1519 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1521 case MMC_TIMING_MMC_HS400:
1522 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1525 pr_warn("%s: Invalid UHS-I mode selected\n",
1526 mmc_hostname(host->mmc));
1527 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1533 u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1534 unsigned int *actual_clock)
1536 int div = 0; /* Initialized for compiler warning */
1537 int real_div = div, clk_mul = 1;
1539 bool switch_base_clk = false;
1541 if (host->version >= SDHCI_SPEC_300) {
1542 if (host->preset_enabled) {
1545 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1546 pre_val = sdhci_get_preset_value(host);
1547 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1548 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1549 if (host->clk_mul &&
1550 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1551 clk = SDHCI_PROG_CLOCK_MODE;
1553 clk_mul = host->clk_mul;
1555 real_div = max_t(int, 1, div << 1);
1561 * Check if the Host Controller supports Programmable Clock
1564 if (host->clk_mul) {
1565 for (div = 1; div <= 1024; div++) {
1566 if ((host->max_clk * host->clk_mul / div)
1570 if ((host->max_clk * host->clk_mul / div) <= clock) {
1572 * Set Programmable Clock Mode in the Clock
1575 clk = SDHCI_PROG_CLOCK_MODE;
1577 clk_mul = host->clk_mul;
1581 * Divisor can be too small to reach clock
1582 * speed requirement. Then use the base clock.
1584 switch_base_clk = true;
1588 if (!host->clk_mul || switch_base_clk) {
1589 /* Version 3.00 divisors must be a multiple of 2. */
1590 if (host->max_clk <= clock)
1593 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1595 if ((host->max_clk / div) <= clock)
1601 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1602 && !div && host->max_clk <= 25000000)
1606 /* Version 2.00 divisors must be a power of 2. */
1607 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1608 if ((host->max_clk / div) <= clock)
1617 *actual_clock = (host->max_clk * clk_mul) / real_div;
1618 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1619 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1620 << SDHCI_DIVIDER_HI_SHIFT;
1624 EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1626 void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1630 clk |= SDHCI_CLOCK_INT_EN;
1631 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1633 /* Wait max 20 ms */
1634 timeout = ktime_add_ms(ktime_get(), 20);
1636 bool timedout = ktime_after(ktime_get(), timeout);
1638 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1639 if (clk & SDHCI_CLOCK_INT_STABLE)
1642 pr_err("%s: Internal clock never stabilised.\n",
1643 mmc_hostname(host->mmc));
1644 sdhci_dumpregs(host);
1650 clk |= SDHCI_CLOCK_CARD_EN;
1651 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1653 EXPORT_SYMBOL_GPL(sdhci_enable_clk);
1655 void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1659 host->mmc->actual_clock = 0;
1661 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1666 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
1667 sdhci_enable_clk(host, clk);
1669 EXPORT_SYMBOL_GPL(sdhci_set_clock);
1671 static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
1674 struct mmc_host *mmc = host->mmc;
1676 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1678 if (mode != MMC_POWER_OFF)
1679 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1681 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1684 void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
1689 if (mode != MMC_POWER_OFF) {
1691 case MMC_VDD_165_195:
1693 * Without a regulator, SDHCI does not support 2.0v
1694 * so we only get here if the driver deliberately
1695 * added the 2.0v range to ocr_avail. Map it to 1.8v
1696 * for the purpose of turning on the power.
1699 pwr = SDHCI_POWER_180;
1703 pwr = SDHCI_POWER_300;
1707 pwr = SDHCI_POWER_330;
1710 WARN(1, "%s: Invalid vdd %#x\n",
1711 mmc_hostname(host->mmc), vdd);
1716 if (host->pwr == pwr)
1722 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1723 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1724 sdhci_runtime_pm_bus_off(host);
1727 * Spec says that we should clear the power reg before setting
1728 * a new value. Some controllers don't seem to like this though.
1730 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1731 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1734 * At least the Marvell CaFe chip gets confused if we set the
1735 * voltage and set turn on power at the same time, so set the
1738 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1739 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1741 pwr |= SDHCI_POWER_ON;
1743 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1745 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1746 sdhci_runtime_pm_bus_on(host);
1749 * Some controllers need an extra 10ms delay of 10ms before
1750 * they can apply clock after applying power
1752 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1756 EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1758 void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1761 if (IS_ERR(host->mmc->supply.vmmc))
1762 sdhci_set_power_noreg(host, mode, vdd);
1764 sdhci_set_power_reg(host, mode, vdd);
1766 EXPORT_SYMBOL_GPL(sdhci_set_power);
1768 /*****************************************************************************\
1772 \*****************************************************************************/
1774 void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1776 struct sdhci_host *host;
1778 unsigned long flags;
1780 host = mmc_priv(mmc);
1782 /* Firstly check card presence */
1783 present = mmc->ops->get_cd(mmc);
1785 spin_lock_irqsave(&host->lock, flags);
1787 sdhci_led_activate(host);
1790 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1791 * requests if Auto-CMD12 is enabled.
1793 if (sdhci_auto_cmd12(host, mrq)) {
1795 mrq->data->stop = NULL;
1800 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1801 mrq->cmd->error = -ENOMEDIUM;
1802 sdhci_finish_mrq(host, mrq);
1804 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1805 sdhci_send_command(host, mrq->sbc);
1807 sdhci_send_command(host, mrq->cmd);
1810 spin_unlock_irqrestore(&host->lock, flags);
1812 EXPORT_SYMBOL_GPL(sdhci_request);
1814 void sdhci_set_bus_width(struct sdhci_host *host, int width)
1818 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1819 if (width == MMC_BUS_WIDTH_8) {
1820 ctrl &= ~SDHCI_CTRL_4BITBUS;
1821 ctrl |= SDHCI_CTRL_8BITBUS;
1823 if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1824 ctrl &= ~SDHCI_CTRL_8BITBUS;
1825 if (width == MMC_BUS_WIDTH_4)
1826 ctrl |= SDHCI_CTRL_4BITBUS;
1828 ctrl &= ~SDHCI_CTRL_4BITBUS;
1830 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1832 EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1834 void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1838 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1839 /* Select Bus Speed Mode for host */
1840 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1841 if ((timing == MMC_TIMING_MMC_HS200) ||
1842 (timing == MMC_TIMING_UHS_SDR104))
1843 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1844 else if (timing == MMC_TIMING_UHS_SDR12)
1845 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1846 else if (timing == MMC_TIMING_UHS_SDR25)
1847 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1848 else if (timing == MMC_TIMING_UHS_SDR50)
1849 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1850 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1851 (timing == MMC_TIMING_MMC_DDR52))
1852 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1853 else if (timing == MMC_TIMING_MMC_HS400)
1854 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1855 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1857 EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1859 void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1861 struct sdhci_host *host = mmc_priv(mmc);
1864 if (ios->power_mode == MMC_POWER_UNDEFINED)
1867 if (host->flags & SDHCI_DEVICE_DEAD) {
1868 if (!IS_ERR(mmc->supply.vmmc) &&
1869 ios->power_mode == MMC_POWER_OFF)
1870 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1875 * Reset the chip on each power off.
1876 * Should clear out any weird states.
1878 if (ios->power_mode == MMC_POWER_OFF) {
1879 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1883 if (host->version >= SDHCI_SPEC_300 &&
1884 (ios->power_mode == MMC_POWER_UP) &&
1885 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1886 sdhci_enable_preset_value(host, false);
1888 if (!ios->clock || ios->clock != host->clock) {
1889 host->ops->set_clock(host, ios->clock);
1890 host->clock = ios->clock;
1892 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1894 host->timeout_clk = host->mmc->actual_clock ?
1895 host->mmc->actual_clock / 1000 :
1897 host->mmc->max_busy_timeout =
1898 host->ops->get_max_timeout_count ?
1899 host->ops->get_max_timeout_count(host) :
1901 host->mmc->max_busy_timeout /= host->timeout_clk;
1905 if (host->ops->set_power)
1906 host->ops->set_power(host, ios->power_mode, ios->vdd);
1908 sdhci_set_power(host, ios->power_mode, ios->vdd);
1910 if (host->ops->platform_send_init_74_clocks)
1911 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1913 host->ops->set_bus_width(host, ios->bus_width);
1915 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1917 if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
1918 if (ios->timing == MMC_TIMING_SD_HS ||
1919 ios->timing == MMC_TIMING_MMC_HS ||
1920 ios->timing == MMC_TIMING_MMC_HS400 ||
1921 ios->timing == MMC_TIMING_MMC_HS200 ||
1922 ios->timing == MMC_TIMING_MMC_DDR52 ||
1923 ios->timing == MMC_TIMING_UHS_SDR50 ||
1924 ios->timing == MMC_TIMING_UHS_SDR104 ||
1925 ios->timing == MMC_TIMING_UHS_DDR50 ||
1926 ios->timing == MMC_TIMING_UHS_SDR25)
1927 ctrl |= SDHCI_CTRL_HISPD;
1929 ctrl &= ~SDHCI_CTRL_HISPD;
1932 if (host->version >= SDHCI_SPEC_300) {
1935 if (!host->preset_enabled) {
1936 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1938 * We only need to set Driver Strength if the
1939 * preset value enable is not set.
1941 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1942 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1943 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1944 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1945 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1946 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1947 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1948 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1949 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1950 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1952 pr_warn("%s: invalid driver type, default to driver type B\n",
1954 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1957 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1960 * According to SDHC Spec v3.00, if the Preset Value
1961 * Enable in the Host Control 2 register is set, we
1962 * need to reset SD Clock Enable before changing High
1963 * Speed Enable to avoid generating clock gliches.
1966 /* Reset SD Clock Enable */
1967 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1968 clk &= ~SDHCI_CLOCK_CARD_EN;
1969 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1971 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1973 /* Re-enable SD Clock */
1974 host->ops->set_clock(host, host->clock);
1977 /* Reset SD Clock Enable */
1978 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1979 clk &= ~SDHCI_CLOCK_CARD_EN;
1980 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1982 host->ops->set_uhs_signaling(host, ios->timing);
1983 host->timing = ios->timing;
1985 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1986 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1987 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1988 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1989 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1990 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1991 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1994 sdhci_enable_preset_value(host, true);
1995 preset = sdhci_get_preset_value(host);
1996 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1997 >> SDHCI_PRESET_DRV_SHIFT;
2000 /* Re-enable SD Clock */
2001 host->ops->set_clock(host, host->clock);
2003 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2006 * Some (ENE) controllers go apeshit on some ios operation,
2007 * signalling timeout and CRC errors even on CMD0. Resetting
2008 * it on each ios seems to solve the problem.
2010 if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
2011 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
2013 EXPORT_SYMBOL_GPL(sdhci_set_ios);
2015 static int sdhci_get_cd(struct mmc_host *mmc)
2017 struct sdhci_host *host = mmc_priv(mmc);
2018 int gpio_cd = mmc_gpio_get_cd(mmc);
2020 if (host->flags & SDHCI_DEVICE_DEAD)
2023 /* If nonremovable, assume that the card is always present. */
2024 if (!mmc_card_is_removable(host->mmc))
2028 * Try slot gpio detect, if defined it take precedence
2029 * over build in controller functionality
2034 /* If polling, assume that the card is always present. */
2035 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2038 /* Host native card detect */
2039 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2042 static int sdhci_check_ro(struct sdhci_host *host)
2044 unsigned long flags;
2047 spin_lock_irqsave(&host->lock, flags);
2049 if (host->flags & SDHCI_DEVICE_DEAD)
2051 else if (host->ops->get_ro)
2052 is_readonly = host->ops->get_ro(host);
2053 else if (mmc_can_gpio_ro(host->mmc))
2054 is_readonly = mmc_gpio_get_ro(host->mmc);
2056 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
2057 & SDHCI_WRITE_PROTECT);
2059 spin_unlock_irqrestore(&host->lock, flags);
2061 /* This quirk needs to be replaced by a callback-function later */
2062 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
2063 !is_readonly : is_readonly;
2066 #define SAMPLE_COUNT 5
2068 static int sdhci_get_ro(struct mmc_host *mmc)
2070 struct sdhci_host *host = mmc_priv(mmc);
2073 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2074 return sdhci_check_ro(host);
2077 for (i = 0; i < SAMPLE_COUNT; i++) {
2078 if (sdhci_check_ro(host)) {
2079 if (++ro_count > SAMPLE_COUNT / 2)
2087 static void sdhci_hw_reset(struct mmc_host *mmc)
2089 struct sdhci_host *host = mmc_priv(mmc);
2091 if (host->ops && host->ops->hw_reset)
2092 host->ops->hw_reset(host);
2095 static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
2097 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2099 host->ier |= SDHCI_INT_CARD_INT;
2101 host->ier &= ~SDHCI_INT_CARD_INT;
2103 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2104 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2108 void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2110 struct sdhci_host *host = mmc_priv(mmc);
2111 unsigned long flags;
2114 pm_runtime_get_noresume(host->mmc->parent);
2116 spin_lock_irqsave(&host->lock, flags);
2118 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
2120 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
2122 sdhci_enable_sdio_irq_nolock(host, enable);
2123 spin_unlock_irqrestore(&host->lock, flags);
2126 pm_runtime_put_noidle(host->mmc->parent);
2128 EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
2130 int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
2131 struct mmc_ios *ios)
2133 struct sdhci_host *host = mmc_priv(mmc);
2138 * Signal Voltage Switching is only applicable for Host Controllers
2141 if (host->version < SDHCI_SPEC_300)
2144 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2146 switch (ios->signal_voltage) {
2147 case MMC_SIGNAL_VOLTAGE_330:
2148 if (!(host->flags & SDHCI_SIGNALING_330))
2150 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
2151 ctrl &= ~SDHCI_CTRL_VDD_180;
2152 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2154 if (!IS_ERR(mmc->supply.vqmmc)) {
2155 ret = mmc_regulator_set_vqmmc(mmc, ios);
2157 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
2163 usleep_range(5000, 5500);
2165 /* 3.3V regulator output should be stable within 5 ms */
2166 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2167 if (!(ctrl & SDHCI_CTRL_VDD_180))
2170 pr_warn("%s: 3.3V regulator output did not became stable\n",
2174 case MMC_SIGNAL_VOLTAGE_180:
2175 if (!(host->flags & SDHCI_SIGNALING_180))
2177 if (!IS_ERR(mmc->supply.vqmmc)) {
2178 ret = mmc_regulator_set_vqmmc(mmc, ios);
2180 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
2187 * Enable 1.8V Signal Enable in the Host Control2
2190 ctrl |= SDHCI_CTRL_VDD_180;
2191 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2193 /* Some controller need to do more when switching */
2194 if (host->ops->voltage_switch)
2195 host->ops->voltage_switch(host);
2197 /* 1.8V regulator output should be stable within 5 ms */
2198 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2199 if (ctrl & SDHCI_CTRL_VDD_180)
2202 pr_warn("%s: 1.8V regulator output did not became stable\n",
2206 case MMC_SIGNAL_VOLTAGE_120:
2207 if (!(host->flags & SDHCI_SIGNALING_120))
2209 if (!IS_ERR(mmc->supply.vqmmc)) {
2210 ret = mmc_regulator_set_vqmmc(mmc, ios);
2212 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
2219 /* No signal voltage switch required */
2223 EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2225 static int sdhci_card_busy(struct mmc_host *mmc)
2227 struct sdhci_host *host = mmc_priv(mmc);
2230 /* Check whether DAT[0] is 0 */
2231 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
2233 return !(present_state & SDHCI_DATA_0_LVL_MASK);
2236 static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
2238 struct sdhci_host *host = mmc_priv(mmc);
2239 unsigned long flags;
2241 spin_lock_irqsave(&host->lock, flags);
2242 host->flags |= SDHCI_HS400_TUNING;
2243 spin_unlock_irqrestore(&host->lock, flags);
2248 void sdhci_start_tuning(struct sdhci_host *host)
2252 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2253 ctrl |= SDHCI_CTRL_EXEC_TUNING;
2254 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
2255 ctrl |= SDHCI_CTRL_TUNED_CLK;
2256 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2259 * As per the Host Controller spec v3.00, tuning command
2260 * generates Buffer Read Ready interrupt, so enable that.
2262 * Note: The spec clearly says that when tuning sequence
2263 * is being performed, the controller does not generate
2264 * interrupts other than Buffer Read Ready interrupt. But
2265 * to make sure we don't hit a controller bug, we _only_
2266 * enable Buffer Read Ready interrupt here.
2268 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
2269 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2271 EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2273 void sdhci_end_tuning(struct sdhci_host *host)
2275 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2276 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2278 EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2280 void sdhci_reset_tuning(struct sdhci_host *host)
2284 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2285 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2286 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2287 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2289 EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2291 static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2293 sdhci_reset_tuning(host);
2295 sdhci_do_reset(host, SDHCI_RESET_CMD);
2296 sdhci_do_reset(host, SDHCI_RESET_DATA);
2298 sdhci_end_tuning(host);
2300 mmc_abort_tuning(host->mmc, opcode);
2304 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
2305 * tuning command does not have a data payload (or rather the hardware does it
2306 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
2307 * interrupt setup is different to other commands and there is no timeout
2308 * interrupt so special handling is needed.
2310 void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2312 struct mmc_host *mmc = host->mmc;
2313 struct mmc_command cmd = {};
2314 struct mmc_request mrq = {};
2315 unsigned long flags;
2316 u32 b = host->sdma_boundary;
2318 spin_lock_irqsave(&host->lock, flags);
2320 cmd.opcode = opcode;
2321 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
2326 * In response to CMD19, the card sends 64 bytes of tuning
2327 * block to the Host Controller. So we set the block size
2330 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
2331 mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2332 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2334 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2337 * The tuning block is sent by the card to the host controller.
2338 * So we set the TRNS_READ bit in the Transfer Mode register.
2339 * This also takes care of setting DMA Enable and Multi Block
2340 * Select in the same register to 0.
2342 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2344 sdhci_send_command(host, &cmd);
2348 sdhci_del_timer(host, &mrq);
2350 host->tuning_done = 0;
2352 spin_unlock_irqrestore(&host->lock, flags);
2354 /* Wait for Buffer Read Ready interrupt */
2355 wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
2356 msecs_to_jiffies(50));
2359 EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2361 static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
2366 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2367 * of loops reaches 40 times.
2369 for (i = 0; i < MAX_TUNING_LOOP; i++) {
2372 sdhci_send_tuning(host, opcode);
2374 if (!host->tuning_done) {
2375 pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
2376 mmc_hostname(host->mmc));
2377 sdhci_abort_tuning(host, opcode);
2381 /* Spec does not require a delay between tuning cycles */
2382 if (host->tuning_delay > 0)
2383 mdelay(host->tuning_delay);
2385 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2386 if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
2387 if (ctrl & SDHCI_CTRL_TUNED_CLK)
2388 return 0; /* Success! */
2394 pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
2395 mmc_hostname(host->mmc));
2396 sdhci_reset_tuning(host);
2400 int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2402 struct sdhci_host *host = mmc_priv(mmc);
2404 unsigned int tuning_count = 0;
2407 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
2409 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2410 tuning_count = host->tuning_count;
2413 * The Host Controller needs tuning in case of SDR104 and DDR50
2414 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
2415 * the Capabilities register.
2416 * If the Host Controller supports the HS200 mode then the
2417 * tuning function has to be executed.
2419 switch (host->timing) {
2420 /* HS400 tuning is done in HS200 mode */
2421 case MMC_TIMING_MMC_HS400:
2425 case MMC_TIMING_MMC_HS200:
2427 * Periodic re-tuning for HS400 is not expected to be needed, so
2434 case MMC_TIMING_UHS_SDR104:
2435 case MMC_TIMING_UHS_DDR50:
2438 case MMC_TIMING_UHS_SDR50:
2439 if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2447 if (host->ops->platform_execute_tuning) {
2448 err = host->ops->platform_execute_tuning(host, opcode);
2452 host->mmc->retune_period = tuning_count;
2454 if (host->tuning_delay < 0)
2455 host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
2457 sdhci_start_tuning(host);
2459 host->tuning_err = __sdhci_execute_tuning(host, opcode);
2461 sdhci_end_tuning(host);
2463 host->flags &= ~SDHCI_HS400_TUNING;
2467 EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2469 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2471 /* Host Controller v3.00 defines preset value registers */
2472 if (host->version < SDHCI_SPEC_300)
2476 * We only enable or disable Preset Value if they are not already
2477 * enabled or disabled respectively. Otherwise, we bail out.
2479 if (host->preset_enabled != enable) {
2480 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2483 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2485 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2487 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2490 host->flags |= SDHCI_PV_ENABLED;
2492 host->flags &= ~SDHCI_PV_ENABLED;
2494 host->preset_enabled = enable;
2498 static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2501 struct sdhci_host *host = mmc_priv(mmc);
2502 struct mmc_data *data = mrq->data;
2504 if (data->host_cookie != COOKIE_UNMAPPED)
2505 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2506 mmc_get_dma_dir(data));
2508 data->host_cookie = COOKIE_UNMAPPED;
2511 static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2513 struct sdhci_host *host = mmc_priv(mmc);
2515 mrq->data->host_cookie = COOKIE_UNMAPPED;
2518 * No pre-mapping in the pre hook if we're using the bounce buffer,
2519 * for that we would need two bounce buffers since one buffer is
2520 * in flight when this is getting called.
2522 if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2523 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2526 static inline bool sdhci_has_requests(struct sdhci_host *host)
2528 return host->cmd || host->data_cmd;
2531 static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
2533 if (host->data_cmd) {
2534 host->data_cmd->error = err;
2535 sdhci_finish_mrq(host, host->data_cmd->mrq);
2539 host->cmd->error = err;
2540 sdhci_finish_mrq(host, host->cmd->mrq);
2544 static void sdhci_card_event(struct mmc_host *mmc)
2546 struct sdhci_host *host = mmc_priv(mmc);
2547 unsigned long flags;
2550 /* First check if client has provided their own card event */
2551 if (host->ops->card_event)
2552 host->ops->card_event(host);
2554 present = mmc->ops->get_cd(mmc);
2556 spin_lock_irqsave(&host->lock, flags);
2558 /* Check sdhci_has_requests() first in case we are runtime suspended */
2559 if (sdhci_has_requests(host) && !present) {
2560 pr_err("%s: Card removed during transfer!\n",
2561 mmc_hostname(host->mmc));
2562 pr_err("%s: Resetting controller.\n",
2563 mmc_hostname(host->mmc));
2565 sdhci_do_reset(host, SDHCI_RESET_CMD);
2566 sdhci_do_reset(host, SDHCI_RESET_DATA);
2568 sdhci_error_out_mrqs(host, -ENOMEDIUM);
2571 spin_unlock_irqrestore(&host->lock, flags);
2574 static const struct mmc_host_ops sdhci_ops = {
2575 .request = sdhci_request,
2576 .post_req = sdhci_post_req,
2577 .pre_req = sdhci_pre_req,
2578 .set_ios = sdhci_set_ios,
2579 .get_cd = sdhci_get_cd,
2580 .get_ro = sdhci_get_ro,
2581 .hw_reset = sdhci_hw_reset,
2582 .enable_sdio_irq = sdhci_enable_sdio_irq,
2583 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
2584 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
2585 .execute_tuning = sdhci_execute_tuning,
2586 .card_event = sdhci_card_event,
2587 .card_busy = sdhci_card_busy,
2590 /*****************************************************************************\
2594 \*****************************************************************************/
2596 static bool sdhci_request_done(struct sdhci_host *host)
2598 unsigned long flags;
2599 struct mmc_request *mrq;
2602 spin_lock_irqsave(&host->lock, flags);
2604 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
2605 mrq = host->mrqs_done[i];
2611 spin_unlock_irqrestore(&host->lock, flags);
2615 sdhci_del_timer(host, mrq);
2618 * Always unmap the data buffers if they were mapped by
2619 * sdhci_prepare_data() whenever we finish with a request.
2620 * This avoids leaking DMA mappings on error.
2622 if (host->flags & SDHCI_REQ_USE_DMA) {
2623 struct mmc_data *data = mrq->data;
2625 if (data && data->host_cookie == COOKIE_MAPPED) {
2626 if (host->bounce_buffer) {
2628 * On reads, copy the bounced data into the
2631 if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
2632 unsigned int length = data->bytes_xfered;
2634 if (length > host->bounce_buffer_size) {
2635 pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
2636 mmc_hostname(host->mmc),
2637 host->bounce_buffer_size,
2638 data->bytes_xfered);
2639 /* Cap it down and continue */
2640 length = host->bounce_buffer_size;
2642 dma_sync_single_for_cpu(
2645 host->bounce_buffer_size,
2647 sg_copy_from_buffer(data->sg,
2649 host->bounce_buffer,
2652 /* No copying, just switch ownership */
2653 dma_sync_single_for_cpu(
2656 host->bounce_buffer_size,
2657 mmc_get_dma_dir(data));
2660 /* Unmap the raw data */
2661 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
2663 mmc_get_dma_dir(data));
2665 data->host_cookie = COOKIE_UNMAPPED;
2670 * The controller needs a reset of internal state machines
2671 * upon error conditions.
2673 if (sdhci_needs_reset(host, mrq)) {
2675 * Do not finish until command and data lines are available for
2676 * reset. Note there can only be one other mrq, so it cannot
2677 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
2678 * would both be null.
2680 if (host->cmd || host->data_cmd) {
2681 spin_unlock_irqrestore(&host->lock, flags);
2685 /* Some controllers need this kick or reset won't work here */
2686 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2687 /* This is to force an update */
2688 host->ops->set_clock(host, host->clock);
2690 /* Spec says we should do both at the same time, but Ricoh
2691 controllers do not like that. */
2692 sdhci_do_reset(host, SDHCI_RESET_CMD);
2693 sdhci_do_reset(host, SDHCI_RESET_DATA);
2695 host->pending_reset = false;
2698 if (!sdhci_has_requests(host))
2699 sdhci_led_deactivate(host);
2701 host->mrqs_done[i] = NULL;
2703 spin_unlock_irqrestore(&host->lock, flags);
2705 mmc_request_done(host->mmc, mrq);
2710 static void sdhci_tasklet_finish(unsigned long param)
2712 struct sdhci_host *host = (struct sdhci_host *)param;
2714 while (!sdhci_request_done(host))
2718 static void sdhci_timeout_timer(struct timer_list *t)
2720 struct sdhci_host *host;
2721 unsigned long flags;
2723 host = from_timer(host, t, timer);
2725 spin_lock_irqsave(&host->lock, flags);
2727 if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
2728 pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
2729 mmc_hostname(host->mmc));
2730 sdhci_dumpregs(host);
2732 host->cmd->error = -ETIMEDOUT;
2733 sdhci_finish_mrq(host, host->cmd->mrq);
2736 spin_unlock_irqrestore(&host->lock, flags);
2739 static void sdhci_timeout_data_timer(struct timer_list *t)
2741 struct sdhci_host *host;
2742 unsigned long flags;
2744 host = from_timer(host, t, data_timer);
2746 spin_lock_irqsave(&host->lock, flags);
2748 if (host->data || host->data_cmd ||
2749 (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2750 pr_err("%s: Timeout waiting for hardware interrupt.\n",
2751 mmc_hostname(host->mmc));
2752 sdhci_dumpregs(host);
2755 host->data->error = -ETIMEDOUT;
2756 sdhci_finish_data(host);
2757 } else if (host->data_cmd) {
2758 host->data_cmd->error = -ETIMEDOUT;
2759 sdhci_finish_mrq(host, host->data_cmd->mrq);
2761 host->cmd->error = -ETIMEDOUT;
2762 sdhci_finish_mrq(host, host->cmd->mrq);
2766 spin_unlock_irqrestore(&host->lock, flags);
2769 /*****************************************************************************\
2771 * Interrupt handling *
2773 \*****************************************************************************/
2775 static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
2777 /* Handle auto-CMD12 error */
2778 if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
2779 struct mmc_request *mrq = host->data_cmd->mrq;
2780 u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
2781 int data_err_bit = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
2782 SDHCI_INT_DATA_TIMEOUT :
2785 /* Treat auto-CMD12 error the same as data error */
2786 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
2787 *intmask_p |= data_err_bit;
2794 * SDHCI recovers from errors by resetting the cmd and data
2795 * circuits. Until that is done, there very well might be more
2796 * interrupts, so ignore them in that case.
2798 if (host->pending_reset)
2800 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2801 mmc_hostname(host->mmc), (unsigned)intmask);
2802 sdhci_dumpregs(host);
2806 if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
2807 SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
2808 if (intmask & SDHCI_INT_TIMEOUT)
2809 host->cmd->error = -ETIMEDOUT;
2811 host->cmd->error = -EILSEQ;
2813 /* Treat data command CRC error the same as data CRC error */
2814 if (host->cmd->data &&
2815 (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
2818 *intmask_p |= SDHCI_INT_DATA_CRC;
2822 sdhci_finish_mrq(host, host->cmd->mrq);
2826 /* Handle auto-CMD23 error */
2827 if (intmask & SDHCI_INT_AUTO_CMD_ERR) {
2828 struct mmc_request *mrq = host->cmd->mrq;
2829 u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
2830 int err = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
2834 if (mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
2835 mrq->sbc->error = err;
2836 sdhci_finish_mrq(host, mrq);
2841 if (intmask & SDHCI_INT_RESPONSE)
2842 sdhci_finish_command(host);
2845 static void sdhci_adma_show_error(struct sdhci_host *host)
2847 void *desc = host->adma_table;
2849 sdhci_dumpregs(host);
2852 struct sdhci_adma2_64_desc *dma_desc = desc;
2854 if (host->flags & SDHCI_USE_64_BIT_DMA)
2855 DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2856 desc, le32_to_cpu(dma_desc->addr_hi),
2857 le32_to_cpu(dma_desc->addr_lo),
2858 le16_to_cpu(dma_desc->len),
2859 le16_to_cpu(dma_desc->cmd));
2861 DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2862 desc, le32_to_cpu(dma_desc->addr_lo),
2863 le16_to_cpu(dma_desc->len),
2864 le16_to_cpu(dma_desc->cmd));
2866 desc += host->desc_sz;
2868 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2873 static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2877 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2878 if (intmask & SDHCI_INT_DATA_AVAIL) {
2879 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2880 if (command == MMC_SEND_TUNING_BLOCK ||
2881 command == MMC_SEND_TUNING_BLOCK_HS200) {
2882 host->tuning_done = 1;
2883 wake_up(&host->buf_ready_int);
2889 struct mmc_command *data_cmd = host->data_cmd;
2892 * The "data complete" interrupt is also used to
2893 * indicate that a busy state has ended. See comment
2894 * above in sdhci_cmd_irq().
2896 if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2897 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2898 host->data_cmd = NULL;
2899 data_cmd->error = -ETIMEDOUT;
2900 sdhci_finish_mrq(host, data_cmd->mrq);
2903 if (intmask & SDHCI_INT_DATA_END) {
2904 host->data_cmd = NULL;
2906 * Some cards handle busy-end interrupt
2907 * before the command completed, so make
2908 * sure we do things in the proper order.
2910 if (host->cmd == data_cmd)
2913 sdhci_finish_mrq(host, data_cmd->mrq);
2919 * SDHCI recovers from errors by resetting the cmd and data
2920 * circuits. Until that is done, there very well might be more
2921 * interrupts, so ignore them in that case.
2923 if (host->pending_reset)
2926 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2927 mmc_hostname(host->mmc), (unsigned)intmask);
2928 sdhci_dumpregs(host);
2933 if (intmask & SDHCI_INT_DATA_TIMEOUT)
2934 host->data->error = -ETIMEDOUT;
2935 else if (intmask & SDHCI_INT_DATA_END_BIT)
2936 host->data->error = -EILSEQ;
2937 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2938 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2940 host->data->error = -EILSEQ;
2941 else if (intmask & SDHCI_INT_ADMA_ERROR) {
2942 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2943 sdhci_adma_show_error(host);
2944 host->data->error = -EIO;
2945 if (host->ops->adma_workaround)
2946 host->ops->adma_workaround(host, intmask);
2949 if (host->data->error)
2950 sdhci_finish_data(host);
2952 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2953 sdhci_transfer_pio(host);
2956 * We currently don't do anything fancy with DMA
2957 * boundaries, but as we can't disable the feature
2958 * we need to at least restart the transfer.
2960 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2961 * should return a valid address to continue from, but as
2962 * some controllers are faulty, don't trust them.
2964 if (intmask & SDHCI_INT_DMA_END) {
2965 dma_addr_t dmastart, dmanow;
2967 dmastart = sdhci_sdma_address(host);
2968 dmanow = dmastart + host->data->bytes_xfered;
2970 * Force update to the next DMA block boundary.
2973 ~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2974 SDHCI_DEFAULT_BOUNDARY_SIZE;
2975 host->data->bytes_xfered = dmanow - dmastart;
2976 DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
2977 &dmastart, host->data->bytes_xfered, &dmanow);
2978 sdhci_set_sdma_addr(host, dmanow);
2981 if (intmask & SDHCI_INT_DATA_END) {
2982 if (host->cmd == host->data_cmd) {
2984 * Data managed to finish before the
2985 * command completed. Make sure we do
2986 * things in the proper order.
2988 host->data_early = 1;
2990 sdhci_finish_data(host);
2996 static irqreturn_t sdhci_irq(int irq, void *dev_id)
2998 irqreturn_t result = IRQ_NONE;
2999 struct sdhci_host *host = dev_id;
3000 u32 intmask, mask, unexpected = 0;
3003 spin_lock(&host->lock);
3005 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
3006 spin_unlock(&host->lock);
3010 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3011 if (!intmask || intmask == 0xffffffff) {
3017 DBG("IRQ status 0x%08x\n", intmask);
3019 if (host->ops->irq) {
3020 intmask = host->ops->irq(host, intmask);
3025 /* Clear selected interrupts. */
3026 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3027 SDHCI_INT_BUS_POWER);
3028 sdhci_writel(host, mask, SDHCI_INT_STATUS);
3030 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3031 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
3035 * There is a observation on i.mx esdhc. INSERT
3036 * bit will be immediately set again when it gets
3037 * cleared, if a card is inserted. We have to mask
3038 * the irq to prevent interrupt storm which will
3039 * freeze the system. And the REMOVE gets the
3042 * More testing are needed here to ensure it works
3043 * for other platforms though.
3045 host->ier &= ~(SDHCI_INT_CARD_INSERT |
3046 SDHCI_INT_CARD_REMOVE);
3047 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
3048 SDHCI_INT_CARD_INSERT;
3049 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3050 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3052 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
3053 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3055 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
3056 SDHCI_INT_CARD_REMOVE);
3057 result = IRQ_WAKE_THREAD;
3060 if (intmask & SDHCI_INT_CMD_MASK)
3061 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3063 if (intmask & SDHCI_INT_DATA_MASK)
3064 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3066 if (intmask & SDHCI_INT_BUS_POWER)
3067 pr_err("%s: Card is consuming too much power!\n",
3068 mmc_hostname(host->mmc));
3070 if (intmask & SDHCI_INT_RETUNE)
3071 mmc_retune_needed(host->mmc);
3073 if ((intmask & SDHCI_INT_CARD_INT) &&
3074 (host->ier & SDHCI_INT_CARD_INT)) {
3075 sdhci_enable_sdio_irq_nolock(host, false);
3076 host->thread_isr |= SDHCI_INT_CARD_INT;
3077 result = IRQ_WAKE_THREAD;
3080 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
3081 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3082 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3083 SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
3086 unexpected |= intmask;
3087 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3090 if (result == IRQ_NONE)
3091 result = IRQ_HANDLED;
3093 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3094 } while (intmask && --max_loops);
3096 spin_unlock(&host->lock);
3099 pr_err("%s: Unexpected interrupt 0x%08x.\n",
3100 mmc_hostname(host->mmc), unexpected);
3101 sdhci_dumpregs(host);
3107 static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
3109 struct sdhci_host *host = dev_id;
3110 unsigned long flags;
3113 spin_lock_irqsave(&host->lock, flags);
3114 isr = host->thread_isr;
3115 host->thread_isr = 0;
3116 spin_unlock_irqrestore(&host->lock, flags);
3118 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3119 struct mmc_host *mmc = host->mmc;
3121 mmc->ops->card_event(mmc);
3122 mmc_detect_change(mmc, msecs_to_jiffies(200));
3125 if (isr & SDHCI_INT_CARD_INT) {
3126 sdio_run_irqs(host->mmc);
3128 spin_lock_irqsave(&host->lock, flags);
3129 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
3130 sdhci_enable_sdio_irq_nolock(host, true);
3131 spin_unlock_irqrestore(&host->lock, flags);
3134 return isr ? IRQ_HANDLED : IRQ_NONE;
3137 /*****************************************************************************\
3141 \*****************************************************************************/
3145 static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
3147 return mmc_card_is_removable(host->mmc) &&
3148 !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3149 !mmc_can_gpio_cd(host->mmc);
3153 * To enable wakeup events, the corresponding events have to be enabled in
3154 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
3155 * Table' in the SD Host Controller Standard Specification.
3156 * It is useless to restore SDHCI_INT_ENABLE state in
3157 * sdhci_disable_irq_wakeups() since it will be set by
3158 * sdhci_enable_card_detection() or sdhci_init().
3160 static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
3162 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
3168 if (sdhci_cd_irq_can_wakeup(host)) {
3169 wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
3170 irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3173 if (mmc_card_wake_sdio_irq(host->mmc)) {
3174 wake_val |= SDHCI_WAKE_ON_INT;
3175 irq_val |= SDHCI_INT_CARD_INT;
3181 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3184 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3186 sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3188 host->irq_wake_enabled = !enable_irq_wake(host->irq);
3190 return host->irq_wake_enabled;
3193 static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
3196 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
3197 | SDHCI_WAKE_ON_INT;
3199 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3201 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3203 disable_irq_wake(host->irq);
3205 host->irq_wake_enabled = false;
3208 int sdhci_suspend_host(struct sdhci_host *host)
3210 sdhci_disable_card_detection(host);
3212 mmc_retune_timer_stop(host->mmc);
3214 if (!device_may_wakeup(mmc_dev(host->mmc)) ||
3215 !sdhci_enable_irq_wakeups(host)) {
3217 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3218 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3219 free_irq(host->irq, host);
3225 EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3227 int sdhci_resume_host(struct sdhci_host *host)
3229 struct mmc_host *mmc = host->mmc;
3232 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3233 if (host->ops->enable_dma)
3234 host->ops->enable_dma(host);
3237 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
3238 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
3239 /* Card keeps power but host controller does not */
3240 sdhci_init(host, 0);
3243 mmc->ops->set_ios(mmc, &mmc->ios);
3245 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
3248 if (host->irq_wake_enabled) {
3249 sdhci_disable_irq_wakeups(host);
3251 ret = request_threaded_irq(host->irq, sdhci_irq,
3252 sdhci_thread_irq, IRQF_SHARED,
3253 mmc_hostname(host->mmc), host);
3258 sdhci_enable_card_detection(host);
3263 EXPORT_SYMBOL_GPL(sdhci_resume_host);
3265 int sdhci_runtime_suspend_host(struct sdhci_host *host)
3267 unsigned long flags;
3269 mmc_retune_timer_stop(host->mmc);
3271 spin_lock_irqsave(&host->lock, flags);
3272 host->ier &= SDHCI_INT_CARD_INT;
3273 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3274 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3275 spin_unlock_irqrestore(&host->lock, flags);
3277 synchronize_hardirq(host->irq);
3279 spin_lock_irqsave(&host->lock, flags);
3280 host->runtime_suspended = true;
3281 spin_unlock_irqrestore(&host->lock, flags);
3285 EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
3287 int sdhci_runtime_resume_host(struct sdhci_host *host)
3289 struct mmc_host *mmc = host->mmc;
3290 unsigned long flags;
3291 int host_flags = host->flags;
3293 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3294 if (host->ops->enable_dma)
3295 host->ops->enable_dma(host);
3298 sdhci_init(host, 0);
3300 if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
3301 mmc->ios.power_mode != MMC_POWER_OFF) {
3302 /* Force clock and power re-program */
3305 mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
3306 mmc->ops->set_ios(mmc, &mmc->ios);
3308 if ((host_flags & SDHCI_PV_ENABLED) &&
3309 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
3310 spin_lock_irqsave(&host->lock, flags);
3311 sdhci_enable_preset_value(host, true);
3312 spin_unlock_irqrestore(&host->lock, flags);
3315 if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
3316 mmc->ops->hs400_enhanced_strobe)
3317 mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
3320 spin_lock_irqsave(&host->lock, flags);
3322 host->runtime_suspended = false;
3324 /* Enable SDIO IRQ */
3325 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
3326 sdhci_enable_sdio_irq_nolock(host, true);
3328 /* Enable Card Detection */
3329 sdhci_enable_card_detection(host);
3331 spin_unlock_irqrestore(&host->lock, flags);
3335 EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
3337 #endif /* CONFIG_PM */
3339 /*****************************************************************************\
3341 * Command Queue Engine (CQE) helpers *
3343 \*****************************************************************************/
3345 void sdhci_cqe_enable(struct mmc_host *mmc)
3347 struct sdhci_host *host = mmc_priv(mmc);
3348 unsigned long flags;
3351 spin_lock_irqsave(&host->lock, flags);
3353 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
3354 ctrl &= ~SDHCI_CTRL_DMA_MASK;
3356 * Host from V4.10 supports ADMA3 DMA type.
3357 * ADMA3 performs integrated descriptor which is more suitable
3358 * for cmd queuing to fetch both command and transfer descriptors.
3360 if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
3361 ctrl |= SDHCI_CTRL_ADMA3;
3362 else if (host->flags & SDHCI_USE_64_BIT_DMA)
3363 ctrl |= SDHCI_CTRL_ADMA64;
3365 ctrl |= SDHCI_CTRL_ADMA32;
3366 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
3368 sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
3371 /* Set maximum timeout */
3372 sdhci_set_timeout(host, NULL);
3374 host->ier = host->cqe_ier;
3376 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3377 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3379 host->cqe_on = true;
3381 pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
3382 mmc_hostname(mmc), host->ier,
3383 sdhci_readl(host, SDHCI_INT_STATUS));
3385 spin_unlock_irqrestore(&host->lock, flags);
3387 EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
3389 void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
3391 struct sdhci_host *host = mmc_priv(mmc);
3392 unsigned long flags;
3394 spin_lock_irqsave(&host->lock, flags);
3396 sdhci_set_default_irqs(host);
3398 host->cqe_on = false;
3401 sdhci_do_reset(host, SDHCI_RESET_CMD);
3402 sdhci_do_reset(host, SDHCI_RESET_DATA);
3405 pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
3406 mmc_hostname(mmc), host->ier,
3407 sdhci_readl(host, SDHCI_INT_STATUS));
3409 spin_unlock_irqrestore(&host->lock, flags);
3411 EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
3413 bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
3421 if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
3422 *cmd_error = -EILSEQ;
3423 else if (intmask & SDHCI_INT_TIMEOUT)
3424 *cmd_error = -ETIMEDOUT;
3428 if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
3429 *data_error = -EILSEQ;
3430 else if (intmask & SDHCI_INT_DATA_TIMEOUT)
3431 *data_error = -ETIMEDOUT;
3432 else if (intmask & SDHCI_INT_ADMA_ERROR)
3437 /* Clear selected interrupts. */
3438 mask = intmask & host->cqe_ier;
3439 sdhci_writel(host, mask, SDHCI_INT_STATUS);
3441 if (intmask & SDHCI_INT_BUS_POWER)
3442 pr_err("%s: Card is consuming too much power!\n",
3443 mmc_hostname(host->mmc));
3445 intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
3447 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3448 pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
3449 mmc_hostname(host->mmc), intmask);
3450 sdhci_dumpregs(host);
3455 EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
3457 /*****************************************************************************\
3459 * Device allocation/registration *
3461 \*****************************************************************************/
3463 struct sdhci_host *sdhci_alloc_host(struct device *dev,
3466 struct mmc_host *mmc;
3467 struct sdhci_host *host;
3469 WARN_ON(dev == NULL);
3471 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3473 return ERR_PTR(-ENOMEM);
3475 host = mmc_priv(mmc);
3477 host->mmc_host_ops = sdhci_ops;
3478 mmc->ops = &host->mmc_host_ops;
3480 host->flags = SDHCI_SIGNALING_330;
3482 host->cqe_ier = SDHCI_CQE_INT_MASK;
3483 host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
3485 host->tuning_delay = -1;
3487 host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
3490 * The DMA table descriptor count is calculated as the maximum
3491 * number of segments times 2, to allow for an alignment
3492 * descriptor for each segment, plus 1 for a nop end descriptor.
3494 host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;
3499 EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3501 static int sdhci_set_dma_mask(struct sdhci_host *host)
3503 struct mmc_host *mmc = host->mmc;
3504 struct device *dev = mmc_dev(mmc);
3507 if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
3508 host->flags &= ~SDHCI_USE_64_BIT_DMA;
3510 /* Try 64-bit mask if hardware is capable of it */
3511 if (host->flags & SDHCI_USE_64_BIT_DMA) {
3512 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
3514 pr_warn("%s: Failed to set 64-bit DMA mask.\n",
3516 host->flags &= ~SDHCI_USE_64_BIT_DMA;
3520 /* 32-bit mask as default & fallback */
3522 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
3524 pr_warn("%s: Failed to set 32-bit DMA mask.\n",
3531 void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
3534 u64 dt_caps_mask = 0;
3537 if (host->read_caps)
3540 host->read_caps = true;
3543 host->quirks = debug_quirks;
3546 host->quirks2 = debug_quirks2;
3548 sdhci_do_reset(host, SDHCI_RESET_ALL);
3551 sdhci_do_enable_v4_mode(host);
3553 of_property_read_u64(mmc_dev(host->mmc)->of_node,
3554 "sdhci-caps-mask", &dt_caps_mask);
3555 of_property_read_u64(mmc_dev(host->mmc)->of_node,
3556 "sdhci-caps", &dt_caps);
3558 v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
3559 host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
3561 if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
3567 host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
3568 host->caps &= ~lower_32_bits(dt_caps_mask);
3569 host->caps |= lower_32_bits(dt_caps);
3572 if (host->version < SDHCI_SPEC_300)
3576 host->caps1 = *caps1;
3578 host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
3579 host->caps1 &= ~upper_32_bits(dt_caps_mask);
3580 host->caps1 |= upper_32_bits(dt_caps);
3583 EXPORT_SYMBOL_GPL(__sdhci_read_caps);
3585 static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
3587 struct mmc_host *mmc = host->mmc;
3588 unsigned int max_blocks;
3589 unsigned int bounce_size;
3593 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
3594 * has diminishing returns, this is probably because SD/MMC
3595 * cards are usually optimized to handle this size of requests.
3597 bounce_size = SZ_64K;
3599 * Adjust downwards to maximum request size if this is less
3600 * than our segment size, else hammer down the maximum
3601 * request size to the maximum buffer size.
3603 if (mmc->max_req_size < bounce_size)
3604 bounce_size = mmc->max_req_size;
3605 max_blocks = bounce_size / 512;
3608 * When we just support one segment, we can get significant
3609 * speedups by the help of a bounce buffer to group scattered
3610 * reads/writes together.
3612 host->bounce_buffer = devm_kmalloc(mmc->parent,
3615 if (!host->bounce_buffer) {
3616 pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
3620 * Exiting with zero here makes sure we proceed with
3621 * mmc->max_segs == 1.
3626 host->bounce_addr = dma_map_single(mmc->parent,
3627 host->bounce_buffer,
3630 ret = dma_mapping_error(mmc->parent, host->bounce_addr);
3632 /* Again fall back to max_segs == 1 */
3634 host->bounce_buffer_size = bounce_size;
3636 /* Lie about this since we're bouncing */
3637 mmc->max_segs = max_blocks;
3638 mmc->max_seg_size = bounce_size;
3639 mmc->max_req_size = bounce_size;
3641 pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
3642 mmc_hostname(mmc), max_blocks, bounce_size);
3645 static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
3648 * According to SD Host Controller spec v4.10, bit[27] added from
3649 * version 4.10 in Capabilities Register is used as 64-bit System
3650 * Address support for V4 mode.
3652 if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
3653 return host->caps & SDHCI_CAN_64BIT_V4;
3655 return host->caps & SDHCI_CAN_64BIT;
3658 int sdhci_setup_host(struct sdhci_host *host)
3660 struct mmc_host *mmc;
3661 u32 max_current_caps;
3662 unsigned int ocr_avail;
3663 unsigned int override_timeout_clk;
3667 WARN_ON(host == NULL);
3674 * If there are external regulators, get them. Note this must be done
3675 * early before resetting the host and reading the capabilities so that
3676 * the host can take the appropriate action if regulators are not
3679 ret = mmc_regulator_get_supply(mmc);
3683 DBG("Version: 0x%08x | Present: 0x%08x\n",
3684 sdhci_readw(host, SDHCI_HOST_VERSION),
3685 sdhci_readl(host, SDHCI_PRESENT_STATE));
3686 DBG("Caps: 0x%08x | Caps_1: 0x%08x\n",
3687 sdhci_readl(host, SDHCI_CAPABILITIES),
3688 sdhci_readl(host, SDHCI_CAPABILITIES_1));
3690 sdhci_read_caps(host);
3692 override_timeout_clk = host->timeout_clk;
3694 if (host->version > SDHCI_SPEC_420) {
3695 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
3696 mmc_hostname(mmc), host->version);
3699 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3700 host->flags |= SDHCI_USE_SDMA;
3701 else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3702 DBG("Controller doesn't have SDMA capability\n");
3704 host->flags |= SDHCI_USE_SDMA;
3706 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3707 (host->flags & SDHCI_USE_SDMA)) {
3708 DBG("Disabling DMA as it is marked broken\n");
3709 host->flags &= ~SDHCI_USE_SDMA;
3712 if ((host->version >= SDHCI_SPEC_200) &&
3713 (host->caps & SDHCI_CAN_DO_ADMA2))
3714 host->flags |= SDHCI_USE_ADMA;
3716 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
3717 (host->flags & SDHCI_USE_ADMA)) {
3718 DBG("Disabling ADMA as it is marked broken\n");
3719 host->flags &= ~SDHCI_USE_ADMA;
3723 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
3724 * and *must* do 64-bit DMA. A driver has the opportunity to change
3725 * that during the first call to ->enable_dma(). Similarly
3726 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
3729 if (sdhci_can_64bit_dma(host))
3730 host->flags |= SDHCI_USE_64_BIT_DMA;
3732 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3733 ret = sdhci_set_dma_mask(host);
3735 if (!ret && host->ops->enable_dma)
3736 ret = host->ops->enable_dma(host);
3739 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
3741 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
3747 /* SDMA does not support 64-bit DMA if v4 mode not set */
3748 if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
3749 host->flags &= ~SDHCI_USE_SDMA;
3751 if (host->flags & SDHCI_USE_ADMA) {
3755 if (host->flags & SDHCI_USE_64_BIT_DMA) {
3756 host->adma_table_sz = host->adma_table_cnt *
3757 SDHCI_ADMA2_64_DESC_SZ(host);
3758 host->desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
3760 host->adma_table_sz = host->adma_table_cnt *
3761 SDHCI_ADMA2_32_DESC_SZ;
3762 host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
3765 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3767 * Use zalloc to zero the reserved high 32-bits of 128-bit
3768 * descriptors so that they never need to be written.
3770 buf = dma_alloc_coherent(mmc_dev(mmc),
3771 host->align_buffer_sz + host->adma_table_sz,
3774 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3776 host->flags &= ~SDHCI_USE_ADMA;
3777 } else if ((dma + host->align_buffer_sz) &
3778 (SDHCI_ADMA2_DESC_ALIGN - 1)) {
3779 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
3781 host->flags &= ~SDHCI_USE_ADMA;
3782 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3783 host->adma_table_sz, buf, dma);
3785 host->align_buffer = buf;
3786 host->align_addr = dma;
3788 host->adma_table = buf + host->align_buffer_sz;
3789 host->adma_addr = dma + host->align_buffer_sz;
3794 * If we use DMA, then it's up to the caller to set the DMA
3795 * mask, but PIO does not need the hw shim so we set a new
3796 * mask here in that case.
3798 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3799 host->dma_mask = DMA_BIT_MASK(64);
3800 mmc_dev(mmc)->dma_mask = &host->dma_mask;
3803 if (host->version >= SDHCI_SPEC_300)
3804 host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3805 >> SDHCI_CLOCK_BASE_SHIFT;
3807 host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3808 >> SDHCI_CLOCK_BASE_SHIFT;
3810 host->max_clk *= 1000000;
3811 if (host->max_clk == 0 || host->quirks &
3812 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3813 if (!host->ops->get_max_clock) {
3814 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
3819 host->max_clk = host->ops->get_max_clock(host);
3823 * In case of Host Controller v3.00, find out whether clock
3824 * multiplier is supported.
3826 host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3827 SDHCI_CLOCK_MUL_SHIFT;
3830 * In case the value in Clock Multiplier is 0, then programmable
3831 * clock mode is not supported, otherwise the actual clock
3832 * multiplier is one more than the value of Clock Multiplier
3833 * in the Capabilities Register.
3839 * Set host parameters.
3841 max_clk = host->max_clk;
3843 if (host->ops->get_min_clock)
3844 mmc->f_min = host->ops->get_min_clock(host);
3845 else if (host->version >= SDHCI_SPEC_300) {
3846 if (host->clk_mul) {
3847 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3848 max_clk = host->max_clk * host->clk_mul;
3850 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
3852 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3854 if (!mmc->f_max || mmc->f_max > max_clk)
3855 mmc->f_max = max_clk;
3857 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3858 host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3859 SDHCI_TIMEOUT_CLK_SHIFT;
3861 if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
3862 host->timeout_clk *= 1000;
3864 if (host->timeout_clk == 0) {
3865 if (!host->ops->get_timeout_clock) {
3866 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3873 DIV_ROUND_UP(host->ops->get_timeout_clock(host),
3877 if (override_timeout_clk)
3878 host->timeout_clk = override_timeout_clk;
3880 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3881 host->ops->get_max_timeout_count(host) : 1 << 27;
3882 mmc->max_busy_timeout /= host->timeout_clk;
3885 if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
3886 !host->ops->get_max_timeout_count)
3887 mmc->max_busy_timeout = 0;
3889 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3890 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3892 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3893 host->flags |= SDHCI_AUTO_CMD12;
3896 * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
3897 * For v4 mode, SDMA may use Auto-CMD23 as well.
3899 if ((host->version >= SDHCI_SPEC_300) &&
3900 ((host->flags & SDHCI_USE_ADMA) ||
3901 !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
3902 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3903 host->flags |= SDHCI_AUTO_CMD23;
3904 DBG("Auto-CMD23 available\n");
3906 DBG("Auto-CMD23 unavailable\n");
3910 * A controller may support 8-bit width, but the board itself
3911 * might not have the pins brought out. Boards that support
3912 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3913 * their platform code before calling sdhci_add_host(), and we
3914 * won't assume 8-bit width for hosts without that CAP.
3916 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3917 mmc->caps |= MMC_CAP_4_BIT_DATA;
3919 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3920 mmc->caps &= ~MMC_CAP_CMD23;
3922 if (host->caps & SDHCI_CAN_DO_HISPD)
3923 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3925 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3926 mmc_card_is_removable(mmc) &&
3927 mmc_gpio_get_cd(host->mmc) < 0)
3928 mmc->caps |= MMC_CAP_NEEDS_POLL;
3930 if (!IS_ERR(mmc->supply.vqmmc)) {
3931 ret = regulator_enable(mmc->supply.vqmmc);
3933 /* If vqmmc provides no 1.8V signalling, then there's no UHS */
3934 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3936 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
3937 SDHCI_SUPPORT_SDR50 |
3938 SDHCI_SUPPORT_DDR50);
3940 /* In eMMC case vqmmc might be a fixed 1.8V regulator */
3941 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
3943 host->flags &= ~SDHCI_SIGNALING_330;
3946 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3947 mmc_hostname(mmc), ret);
3948 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3952 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
3953 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3954 SDHCI_SUPPORT_DDR50);
3956 * The SDHCI controller in a SoC might support HS200/HS400
3957 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
3958 * but if the board is modeled such that the IO lines are not
3959 * connected to 1.8v then HS200/HS400 cannot be supported.
3960 * Disable HS200/HS400 if the board does not have 1.8v connected
3961 * to the IO lines. (Applicable for other modes in 1.8v)
3963 mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
3964 mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
3967 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3968 if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3969 SDHCI_SUPPORT_DDR50))
3970 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3972 /* SDR104 supports also implies SDR50 support */
3973 if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3974 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3975 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3976 * field can be promoted to support HS200.
3978 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3979 mmc->caps2 |= MMC_CAP2_HS200;
3980 } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3981 mmc->caps |= MMC_CAP_UHS_SDR50;
3984 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3985 (host->caps1 & SDHCI_SUPPORT_HS400))
3986 mmc->caps2 |= MMC_CAP2_HS400;
3988 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3989 (IS_ERR(mmc->supply.vqmmc) ||
3990 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3992 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3994 if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
3995 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3996 mmc->caps |= MMC_CAP_UHS_DDR50;
3998 /* Does the host need tuning for SDR50? */
3999 if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4000 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
4002 /* Driver Type(s) (A, C, D) supported by the host */
4003 if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4004 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
4005 if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4006 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
4007 if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4008 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
4010 /* Initial value for re-tuning timer count */
4011 host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
4012 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
4015 * In case Re-tuning Timer is not disabled, the actual value of
4016 * re-tuning timer will be 2 ^ (n - 1).
4018 if (host->tuning_count)
4019 host->tuning_count = 1 << (host->tuning_count - 1);
4021 /* Re-tuning mode supported by the Host Controller */
4022 host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
4023 SDHCI_RETUNING_MODE_SHIFT;
4028 * According to SD Host Controller spec v3.00, if the Host System
4029 * can afford more than 150mA, Host Driver should set XPC to 1. Also
4030 * the value is meaningful only if Voltage Support in the Capabilities
4031 * register is set. The actual current value is 4 times the register
4034 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4035 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
4036 int curr = regulator_get_current_limit(mmc->supply.vmmc);
4039 /* convert to SDHCI_MAX_CURRENT format */
4040 curr = curr/1000; /* convert to mA */
4041 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
4043 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
4045 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
4046 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
4047 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
4051 if (host->caps & SDHCI_CAN_VDD_330) {
4052 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4054 mmc->max_current_330 = ((max_current_caps &
4055 SDHCI_MAX_CURRENT_330_MASK) >>
4056 SDHCI_MAX_CURRENT_330_SHIFT) *
4057 SDHCI_MAX_CURRENT_MULTIPLIER;
4059 if (host->caps & SDHCI_CAN_VDD_300) {
4060 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4062 mmc->max_current_300 = ((max_current_caps &
4063 SDHCI_MAX_CURRENT_300_MASK) >>
4064 SDHCI_MAX_CURRENT_300_SHIFT) *
4065 SDHCI_MAX_CURRENT_MULTIPLIER;
4067 if (host->caps & SDHCI_CAN_VDD_180) {
4068 ocr_avail |= MMC_VDD_165_195;
4070 mmc->max_current_180 = ((max_current_caps &
4071 SDHCI_MAX_CURRENT_180_MASK) >>
4072 SDHCI_MAX_CURRENT_180_SHIFT) *
4073 SDHCI_MAX_CURRENT_MULTIPLIER;
4076 /* If OCR set by host, use it instead. */
4078 ocr_avail = host->ocr_mask;
4080 /* If OCR set by external regulators, give it highest prio. */
4082 ocr_avail = mmc->ocr_avail;
4084 mmc->ocr_avail = ocr_avail;
4085 mmc->ocr_avail_sdio = ocr_avail;
4086 if (host->ocr_avail_sdio)
4087 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
4088 mmc->ocr_avail_sd = ocr_avail;
4089 if (host->ocr_avail_sd)
4090 mmc->ocr_avail_sd &= host->ocr_avail_sd;
4091 else /* normal SD controllers don't support 1.8V */
4092 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
4093 mmc->ocr_avail_mmc = ocr_avail;
4094 if (host->ocr_avail_mmc)
4095 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4097 if (mmc->ocr_avail == 0) {
4098 pr_err("%s: Hardware doesn't report any support voltages.\n",
4104 if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
4105 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
4106 MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
4107 (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
4108 host->flags |= SDHCI_SIGNALING_180;
4110 if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
4111 host->flags |= SDHCI_SIGNALING_120;
4113 spin_lock_init(&host->lock);
4116 * Maximum number of sectors in one transfer. Limited by SDMA boundary
4117 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
4120 mmc->max_req_size = 524288;
4123 * Maximum number of segments. Depends on if the hardware
4124 * can do scatter/gather or not.
4126 if (host->flags & SDHCI_USE_ADMA) {
4127 mmc->max_segs = SDHCI_MAX_SEGS;
4128 } else if (host->flags & SDHCI_USE_SDMA) {
4130 if (swiotlb_max_segment()) {
4131 unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
4133 mmc->max_req_size = min(mmc->max_req_size,
4137 mmc->max_segs = SDHCI_MAX_SEGS;
4141 * Maximum segment size. Could be one segment with the maximum number
4142 * of bytes. When doing hardware scatter/gather, each entry cannot
4143 * be larger than 64 KiB though.
4145 if (host->flags & SDHCI_USE_ADMA) {
4146 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
4147 mmc->max_seg_size = 65535;
4149 mmc->max_seg_size = 65536;
4151 mmc->max_seg_size = mmc->max_req_size;
4155 * Maximum block size. This varies from controller to controller and
4156 * is specified in the capabilities register.
4158 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
4159 mmc->max_blk_size = 2;
4161 mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4162 SDHCI_MAX_BLOCK_SHIFT;
4163 if (mmc->max_blk_size >= 3) {
4164 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
4166 mmc->max_blk_size = 0;
4170 mmc->max_blk_size = 512 << mmc->max_blk_size;
4173 * Maximum block count.
4175 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4177 if (mmc->max_segs == 1)
4178 /* This may alter mmc->*_blk_* parameters */
4179 sdhci_allocate_bounce_buffer(host);
4184 if (!IS_ERR(mmc->supply.vqmmc))
4185 regulator_disable(mmc->supply.vqmmc);
4187 if (host->align_buffer)
4188 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4189 host->adma_table_sz, host->align_buffer,
4191 host->adma_table = NULL;
4192 host->align_buffer = NULL;
4196 EXPORT_SYMBOL_GPL(sdhci_setup_host);
4198 void sdhci_cleanup_host(struct sdhci_host *host)
4200 struct mmc_host *mmc = host->mmc;
4202 if (!IS_ERR(mmc->supply.vqmmc))
4203 regulator_disable(mmc->supply.vqmmc);
4205 if (host->align_buffer)
4206 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4207 host->adma_table_sz, host->align_buffer,
4209 host->adma_table = NULL;
4210 host->align_buffer = NULL;
4212 EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
4214 int __sdhci_add_host(struct sdhci_host *host)
4216 struct mmc_host *mmc = host->mmc;
4222 tasklet_init(&host->finish_tasklet,
4223 sdhci_tasklet_finish, (unsigned long)host);
4225 timer_setup(&host->timer, sdhci_timeout_timer, 0);
4226 timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4228 init_waitqueue_head(&host->buf_ready_int);
4230 sdhci_init(host, 0);
4232 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
4233 IRQF_SHARED, mmc_hostname(mmc), host);
4235 pr_err("%s: Failed to request IRQ %d: %d\n",
4236 mmc_hostname(mmc), host->irq, ret);
4240 ret = sdhci_led_register(host);
4242 pr_err("%s: Failed to register LED device: %d\n",
4243 mmc_hostname(mmc), ret);
4247 ret = mmc_add_host(mmc);
4251 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4252 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4253 (host->flags & SDHCI_USE_ADMA) ?
4254 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4255 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4257 sdhci_enable_card_detection(host);
4262 sdhci_led_unregister(host);
4264 sdhci_do_reset(host, SDHCI_RESET_ALL);
4265 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4266 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4267 free_irq(host->irq, host);
4269 tasklet_kill(&host->finish_tasklet);
4273 EXPORT_SYMBOL_GPL(__sdhci_add_host);
4275 int sdhci_add_host(struct sdhci_host *host)
4279 ret = sdhci_setup_host(host);
4283 ret = __sdhci_add_host(host);
4290 sdhci_cleanup_host(host);
4294 EXPORT_SYMBOL_GPL(sdhci_add_host);
4296 void sdhci_remove_host(struct sdhci_host *host, int dead)
4298 struct mmc_host *mmc = host->mmc;
4299 unsigned long flags;
4302 spin_lock_irqsave(&host->lock, flags);
4304 host->flags |= SDHCI_DEVICE_DEAD;
4306 if (sdhci_has_requests(host)) {
4307 pr_err("%s: Controller removed during "
4308 " transfer!\n", mmc_hostname(mmc));
4309 sdhci_error_out_mrqs(host, -ENOMEDIUM);
4312 spin_unlock_irqrestore(&host->lock, flags);
4315 sdhci_disable_card_detection(host);
4317 mmc_remove_host(mmc);
4319 sdhci_led_unregister(host);
4322 sdhci_do_reset(host, SDHCI_RESET_ALL);
4324 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4325 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4326 free_irq(host->irq, host);
4328 del_timer_sync(&host->timer);
4329 del_timer_sync(&host->data_timer);
4331 tasklet_kill(&host->finish_tasklet);
4333 if (!IS_ERR(mmc->supply.vqmmc))
4334 regulator_disable(mmc->supply.vqmmc);
4336 if (host->align_buffer)
4337 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4338 host->adma_table_sz, host->align_buffer,
4341 host->adma_table = NULL;
4342 host->align_buffer = NULL;
4345 EXPORT_SYMBOL_GPL(sdhci_remove_host);
4347 void sdhci_free_host(struct sdhci_host *host)
4349 mmc_free_host(host->mmc);
4352 EXPORT_SYMBOL_GPL(sdhci_free_host);
4354 /*****************************************************************************\
4356 * Driver init/exit *
4358 \*****************************************************************************/
4360 static int __init sdhci_drv_init(void)
4363 ": Secure Digital Host Controller Interface driver\n");
4364 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4369 static void __exit sdhci_drv_exit(void)
4373 module_init(sdhci_drv_init);
4374 module_exit(sdhci_drv_exit);
4376 module_param(debug_quirks, uint, 0444);
4377 module_param(debug_quirks2, uint, 0444);
4379 MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4380 MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4381 MODULE_LICENSE("GPL");
4383 MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4384 MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");