1 // SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0
2 /* Copyright (c) 2015-2018 Mellanox Technologies. All rights reserved */
4 #include <linux/kernel.h>
5 #include <linux/module.h>
6 #include <linux/types.h>
8 #include <linux/netdevice.h>
9 #include <linux/etherdevice.h>
10 #include <linux/ethtool.h>
11 #include <linux/slab.h>
12 #include <linux/device.h>
13 #include <linux/skbuff.h>
14 #include <linux/if_vlan.h>
15 #include <linux/if_bridge.h>
16 #include <linux/workqueue.h>
17 #include <linux/jiffies.h>
18 #include <linux/bitops.h>
19 #include <linux/list.h>
20 #include <linux/notifier.h>
21 #include <linux/dcbnl.h>
22 #include <linux/inetdevice.h>
23 #include <linux/netlink.h>
24 #include <linux/jhash.h>
25 #include <linux/log2.h>
26 #include <net/switchdev.h>
27 #include <net/pkt_cls.h>
28 #include <net/tc_act/tc_mirred.h>
29 #include <net/netevent.h>
30 #include <net/tc_act/tc_sample.h>
31 #include <net/addrconf.h>
41 #include "spectrum_cnt.h"
42 #include "spectrum_dpipe.h"
43 #include "spectrum_acl_flex_actions.h"
44 #include "spectrum_span.h"
45 #include "spectrum_ptp.h"
46 #include "../mlxfw/mlxfw.h"
48 #define MLXSW_SP_FWREV_MINOR_TO_BRANCH(minor) ((minor) / 100)
50 #define MLXSW_SP1_FWREV_MAJOR 13
51 #define MLXSW_SP1_FWREV_MINOR 2000
52 #define MLXSW_SP1_FWREV_SUBMINOR 2308
53 #define MLXSW_SP1_FWREV_CAN_RESET_MINOR 1702
55 static const struct mlxsw_fw_rev mlxsw_sp1_fw_rev = {
56 .major = MLXSW_SP1_FWREV_MAJOR,
57 .minor = MLXSW_SP1_FWREV_MINOR,
58 .subminor = MLXSW_SP1_FWREV_SUBMINOR,
59 .can_reset_minor = MLXSW_SP1_FWREV_CAN_RESET_MINOR,
62 #define MLXSW_SP1_FW_FILENAME \
63 "mellanox/mlxsw_spectrum-" __stringify(MLXSW_SP1_FWREV_MAJOR) \
64 "." __stringify(MLXSW_SP1_FWREV_MINOR) \
65 "." __stringify(MLXSW_SP1_FWREV_SUBMINOR) ".mfa2"
67 #define MLXSW_SP2_FWREV_MAJOR 29
68 #define MLXSW_SP2_FWREV_MINOR 2000
69 #define MLXSW_SP2_FWREV_SUBMINOR 2308
71 static const struct mlxsw_fw_rev mlxsw_sp2_fw_rev = {
72 .major = MLXSW_SP2_FWREV_MAJOR,
73 .minor = MLXSW_SP2_FWREV_MINOR,
74 .subminor = MLXSW_SP2_FWREV_SUBMINOR,
77 #define MLXSW_SP2_FW_FILENAME \
78 "mellanox/mlxsw_spectrum2-" __stringify(MLXSW_SP2_FWREV_MAJOR) \
79 "." __stringify(MLXSW_SP2_FWREV_MINOR) \
80 "." __stringify(MLXSW_SP2_FWREV_SUBMINOR) ".mfa2"
82 static const char mlxsw_sp1_driver_name[] = "mlxsw_spectrum";
83 static const char mlxsw_sp2_driver_name[] = "mlxsw_spectrum2";
84 static const char mlxsw_sp3_driver_name[] = "mlxsw_spectrum3";
85 static const char mlxsw_sp_driver_version[] = "1.0";
87 static const unsigned char mlxsw_sp1_mac_mask[ETH_ALEN] = {
88 0xff, 0xff, 0xff, 0xff, 0xfc, 0x00
90 static const unsigned char mlxsw_sp2_mac_mask[ETH_ALEN] = {
91 0xff, 0xff, 0xff, 0xff, 0xf0, 0x00
98 MLXSW_ITEM32(tx, hdr, version, 0x00, 28, 4);
101 * Packet control type.
102 * 0 - Ethernet control (e.g. EMADs, LACP)
105 MLXSW_ITEM32(tx, hdr, ctl, 0x00, 26, 2);
108 * Packet protocol type. Must be set to 1 (Ethernet).
110 MLXSW_ITEM32(tx, hdr, proto, 0x00, 21, 3);
112 /* tx_hdr_rx_is_router
113 * Packet is sent from the router. Valid for data packets only.
115 MLXSW_ITEM32(tx, hdr, rx_is_router, 0x00, 19, 1);
118 * Indicates if the 'fid' field is valid and should be used for
119 * forwarding lookup. Valid for data packets only.
121 MLXSW_ITEM32(tx, hdr, fid_valid, 0x00, 16, 1);
124 * Switch partition ID. Must be set to 0.
126 MLXSW_ITEM32(tx, hdr, swid, 0x00, 12, 3);
128 /* tx_hdr_control_tclass
129 * Indicates if the packet should use the control TClass and not one
130 * of the data TClasses.
132 MLXSW_ITEM32(tx, hdr, control_tclass, 0x00, 6, 1);
135 * Egress TClass to be used on the egress device on the egress port.
137 MLXSW_ITEM32(tx, hdr, etclass, 0x00, 0, 4);
140 * Destination local port for unicast packets.
141 * Destination multicast ID for multicast packets.
143 * Control packets are directed to a specific egress port, while data
144 * packets are transmitted through the CPU port (0) into the switch partition,
145 * where forwarding rules are applied.
147 MLXSW_ITEM32(tx, hdr, port_mid, 0x04, 16, 16);
150 * Forwarding ID used for L2 forwarding lookup. Valid only if 'fid_valid' is
151 * set, otherwise calculated based on the packet's VID using VID to FID mapping.
152 * Valid for data packets only.
154 MLXSW_ITEM32(tx, hdr, fid, 0x08, 0, 16);
158 * 6 - Control packets
160 MLXSW_ITEM32(tx, hdr, type, 0x0C, 0, 4);
162 struct mlxsw_sp_mlxfw_dev {
163 struct mlxfw_dev mlxfw_dev;
164 struct mlxsw_sp *mlxsw_sp;
167 struct mlxsw_sp_ptp_ops {
168 struct mlxsw_sp_ptp_clock *
169 (*clock_init)(struct mlxsw_sp *mlxsw_sp, struct device *dev);
170 void (*clock_fini)(struct mlxsw_sp_ptp_clock *clock);
172 struct mlxsw_sp_ptp_state *(*init)(struct mlxsw_sp *mlxsw_sp);
173 void (*fini)(struct mlxsw_sp_ptp_state *ptp_state);
175 /* Notify a driver that a packet that might be PTP was received. Driver
176 * is responsible for freeing the passed-in SKB.
178 void (*receive)(struct mlxsw_sp *mlxsw_sp, struct sk_buff *skb,
181 /* Notify a driver that a timestamped packet was transmitted. Driver
182 * is responsible for freeing the passed-in SKB.
184 void (*transmitted)(struct mlxsw_sp *mlxsw_sp, struct sk_buff *skb,
187 int (*hwtstamp_get)(struct mlxsw_sp_port *mlxsw_sp_port,
188 struct hwtstamp_config *config);
189 int (*hwtstamp_set)(struct mlxsw_sp_port *mlxsw_sp_port,
190 struct hwtstamp_config *config);
191 void (*shaper_work)(struct work_struct *work);
192 int (*get_ts_info)(struct mlxsw_sp *mlxsw_sp,
193 struct ethtool_ts_info *info);
194 int (*get_stats_count)(void);
195 void (*get_stats_strings)(u8 **p);
196 void (*get_stats)(struct mlxsw_sp_port *mlxsw_sp_port,
197 u64 *data, int data_index);
200 static int mlxsw_sp_component_query(struct mlxfw_dev *mlxfw_dev,
201 u16 component_index, u32 *p_max_size,
202 u8 *p_align_bits, u16 *p_max_write_size)
204 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
205 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
206 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
207 char mcqi_pl[MLXSW_REG_MCQI_LEN];
210 mlxsw_reg_mcqi_pack(mcqi_pl, component_index);
211 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(mcqi), mcqi_pl);
214 mlxsw_reg_mcqi_unpack(mcqi_pl, p_max_size, p_align_bits,
217 *p_align_bits = max_t(u8, *p_align_bits, 2);
218 *p_max_write_size = min_t(u16, *p_max_write_size,
219 MLXSW_REG_MCDA_MAX_DATA_LEN);
223 static int mlxsw_sp_fsm_lock(struct mlxfw_dev *mlxfw_dev, u32 *fwhandle)
225 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
226 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
227 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
228 char mcc_pl[MLXSW_REG_MCC_LEN];
232 mlxsw_reg_mcc_pack(mcc_pl, 0, 0, 0, 0);
233 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
237 mlxsw_reg_mcc_unpack(mcc_pl, fwhandle, NULL, &control_state);
238 if (control_state != MLXFW_FSM_STATE_IDLE)
241 mlxsw_reg_mcc_pack(mcc_pl,
242 MLXSW_REG_MCC_INSTRUCTION_LOCK_UPDATE_HANDLE,
244 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
247 static int mlxsw_sp_fsm_component_update(struct mlxfw_dev *mlxfw_dev,
248 u32 fwhandle, u16 component_index,
251 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
252 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
253 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
254 char mcc_pl[MLXSW_REG_MCC_LEN];
256 mlxsw_reg_mcc_pack(mcc_pl, MLXSW_REG_MCC_INSTRUCTION_UPDATE_COMPONENT,
257 component_index, fwhandle, component_size);
258 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
261 static int mlxsw_sp_fsm_block_download(struct mlxfw_dev *mlxfw_dev,
262 u32 fwhandle, u8 *data, u16 size,
265 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
266 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
267 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
268 char mcda_pl[MLXSW_REG_MCDA_LEN];
270 mlxsw_reg_mcda_pack(mcda_pl, fwhandle, offset, size, data);
271 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mcda), mcda_pl);
274 static int mlxsw_sp_fsm_component_verify(struct mlxfw_dev *mlxfw_dev,
275 u32 fwhandle, u16 component_index)
277 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
278 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
279 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
280 char mcc_pl[MLXSW_REG_MCC_LEN];
282 mlxsw_reg_mcc_pack(mcc_pl, MLXSW_REG_MCC_INSTRUCTION_VERIFY_COMPONENT,
283 component_index, fwhandle, 0);
284 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
287 static int mlxsw_sp_fsm_activate(struct mlxfw_dev *mlxfw_dev, u32 fwhandle)
289 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
290 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
291 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
292 char mcc_pl[MLXSW_REG_MCC_LEN];
294 mlxsw_reg_mcc_pack(mcc_pl, MLXSW_REG_MCC_INSTRUCTION_ACTIVATE, 0,
296 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
299 static int mlxsw_sp_fsm_query_state(struct mlxfw_dev *mlxfw_dev, u32 fwhandle,
300 enum mlxfw_fsm_state *fsm_state,
301 enum mlxfw_fsm_state_err *fsm_state_err)
303 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
304 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
305 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
306 char mcc_pl[MLXSW_REG_MCC_LEN];
311 mlxsw_reg_mcc_pack(mcc_pl, 0, 0, fwhandle, 0);
312 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
316 mlxsw_reg_mcc_unpack(mcc_pl, NULL, &error_code, &control_state);
317 *fsm_state = control_state;
318 *fsm_state_err = min_t(enum mlxfw_fsm_state_err, error_code,
319 MLXFW_FSM_STATE_ERR_MAX);
323 static void mlxsw_sp_fsm_cancel(struct mlxfw_dev *mlxfw_dev, u32 fwhandle)
325 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
326 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
327 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
328 char mcc_pl[MLXSW_REG_MCC_LEN];
330 mlxsw_reg_mcc_pack(mcc_pl, MLXSW_REG_MCC_INSTRUCTION_CANCEL, 0,
332 mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
335 static void mlxsw_sp_fsm_release(struct mlxfw_dev *mlxfw_dev, u32 fwhandle)
337 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
338 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
339 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
340 char mcc_pl[MLXSW_REG_MCC_LEN];
342 mlxsw_reg_mcc_pack(mcc_pl,
343 MLXSW_REG_MCC_INSTRUCTION_RELEASE_UPDATE_HANDLE, 0,
345 mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mcc), mcc_pl);
348 static void mlxsw_sp_status_notify(struct mlxfw_dev *mlxfw_dev,
349 const char *msg, const char *comp_name,
350 u32 done_bytes, u32 total_bytes)
352 struct mlxsw_sp_mlxfw_dev *mlxsw_sp_mlxfw_dev =
353 container_of(mlxfw_dev, struct mlxsw_sp_mlxfw_dev, mlxfw_dev);
354 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_mlxfw_dev->mlxsw_sp;
356 devlink_flash_update_status_notify(priv_to_devlink(mlxsw_sp->core),
358 done_bytes, total_bytes);
361 static const struct mlxfw_dev_ops mlxsw_sp_mlxfw_dev_ops = {
362 .component_query = mlxsw_sp_component_query,
363 .fsm_lock = mlxsw_sp_fsm_lock,
364 .fsm_component_update = mlxsw_sp_fsm_component_update,
365 .fsm_block_download = mlxsw_sp_fsm_block_download,
366 .fsm_component_verify = mlxsw_sp_fsm_component_verify,
367 .fsm_activate = mlxsw_sp_fsm_activate,
368 .fsm_query_state = mlxsw_sp_fsm_query_state,
369 .fsm_cancel = mlxsw_sp_fsm_cancel,
370 .fsm_release = mlxsw_sp_fsm_release,
371 .status_notify = mlxsw_sp_status_notify,
374 static int mlxsw_sp_firmware_flash(struct mlxsw_sp *mlxsw_sp,
375 const struct firmware *firmware,
376 struct netlink_ext_ack *extack)
378 struct mlxsw_sp_mlxfw_dev mlxsw_sp_mlxfw_dev = {
380 .ops = &mlxsw_sp_mlxfw_dev_ops,
381 .psid = mlxsw_sp->bus_info->psid,
382 .psid_size = strlen(mlxsw_sp->bus_info->psid),
388 mlxsw_core_fw_flash_start(mlxsw_sp->core);
389 devlink_flash_update_begin_notify(priv_to_devlink(mlxsw_sp->core));
390 err = mlxfw_firmware_flash(&mlxsw_sp_mlxfw_dev.mlxfw_dev,
392 devlink_flash_update_end_notify(priv_to_devlink(mlxsw_sp->core));
393 mlxsw_core_fw_flash_end(mlxsw_sp->core);
398 static int mlxsw_sp_fw_rev_validate(struct mlxsw_sp *mlxsw_sp)
400 const struct mlxsw_fw_rev *rev = &mlxsw_sp->bus_info->fw_rev;
401 const struct mlxsw_fw_rev *req_rev = mlxsw_sp->req_rev;
402 const char *fw_filename = mlxsw_sp->fw_filename;
403 union devlink_param_value value;
404 const struct firmware *firmware;
407 /* Don't check if driver does not require it */
408 if (!req_rev || !fw_filename)
411 /* Don't check if devlink 'fw_load_policy' param is 'flash' */
412 err = devlink_param_driverinit_value_get(priv_to_devlink(mlxsw_sp->core),
413 DEVLINK_PARAM_GENERIC_ID_FW_LOAD_POLICY,
417 if (value.vu8 == DEVLINK_PARAM_FW_LOAD_POLICY_VALUE_FLASH)
420 /* Validate driver & FW are compatible */
421 if (rev->major != req_rev->major) {
422 WARN(1, "Mismatch in major FW version [%d:%d] is never expected; Please contact support\n",
423 rev->major, req_rev->major);
426 if (MLXSW_SP_FWREV_MINOR_TO_BRANCH(rev->minor) ==
427 MLXSW_SP_FWREV_MINOR_TO_BRANCH(req_rev->minor) &&
428 mlxsw_core_fw_rev_minor_subminor_validate(rev, req_rev))
431 dev_info(mlxsw_sp->bus_info->dev, "The firmware version %d.%d.%d is incompatible with the driver\n",
432 rev->major, rev->minor, rev->subminor);
433 dev_info(mlxsw_sp->bus_info->dev, "Flashing firmware using file %s\n",
436 err = request_firmware_direct(&firmware, fw_filename,
437 mlxsw_sp->bus_info->dev);
439 dev_err(mlxsw_sp->bus_info->dev, "Could not request firmware file %s\n",
444 err = mlxsw_sp_firmware_flash(mlxsw_sp, firmware, NULL);
445 release_firmware(firmware);
447 dev_err(mlxsw_sp->bus_info->dev, "Could not upgrade firmware\n");
449 /* On FW flash success, tell the caller FW reset is needed
450 * if current FW supports it.
452 if (rev->minor >= req_rev->can_reset_minor)
453 return err ? err : -EAGAIN;
458 static int mlxsw_sp_flash_update(struct mlxsw_core *mlxsw_core,
459 const char *file_name, const char *component,
460 struct netlink_ext_ack *extack)
462 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
463 const struct firmware *firmware;
469 err = request_firmware_direct(&firmware, file_name,
470 mlxsw_sp->bus_info->dev);
473 err = mlxsw_sp_firmware_flash(mlxsw_sp, firmware, extack);
474 release_firmware(firmware);
479 int mlxsw_sp_flow_counter_get(struct mlxsw_sp *mlxsw_sp,
480 unsigned int counter_index, u64 *packets,
483 char mgpc_pl[MLXSW_REG_MGPC_LEN];
486 mlxsw_reg_mgpc_pack(mgpc_pl, counter_index, MLXSW_REG_MGPC_OPCODE_NOP,
487 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES);
488 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(mgpc), mgpc_pl);
492 *packets = mlxsw_reg_mgpc_packet_counter_get(mgpc_pl);
494 *bytes = mlxsw_reg_mgpc_byte_counter_get(mgpc_pl);
498 static int mlxsw_sp_flow_counter_clear(struct mlxsw_sp *mlxsw_sp,
499 unsigned int counter_index)
501 char mgpc_pl[MLXSW_REG_MGPC_LEN];
503 mlxsw_reg_mgpc_pack(mgpc_pl, counter_index, MLXSW_REG_MGPC_OPCODE_CLEAR,
504 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES);
505 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mgpc), mgpc_pl);
508 int mlxsw_sp_flow_counter_alloc(struct mlxsw_sp *mlxsw_sp,
509 unsigned int *p_counter_index)
513 err = mlxsw_sp_counter_alloc(mlxsw_sp, MLXSW_SP_COUNTER_SUB_POOL_FLOW,
517 err = mlxsw_sp_flow_counter_clear(mlxsw_sp, *p_counter_index);
519 goto err_counter_clear;
523 mlxsw_sp_counter_free(mlxsw_sp, MLXSW_SP_COUNTER_SUB_POOL_FLOW,
528 void mlxsw_sp_flow_counter_free(struct mlxsw_sp *mlxsw_sp,
529 unsigned int counter_index)
531 mlxsw_sp_counter_free(mlxsw_sp, MLXSW_SP_COUNTER_SUB_POOL_FLOW,
535 static void mlxsw_sp_txhdr_construct(struct sk_buff *skb,
536 const struct mlxsw_tx_info *tx_info)
538 char *txhdr = skb_push(skb, MLXSW_TXHDR_LEN);
540 memset(txhdr, 0, MLXSW_TXHDR_LEN);
542 mlxsw_tx_hdr_version_set(txhdr, MLXSW_TXHDR_VERSION_1);
543 mlxsw_tx_hdr_ctl_set(txhdr, MLXSW_TXHDR_ETH_CTL);
544 mlxsw_tx_hdr_proto_set(txhdr, MLXSW_TXHDR_PROTO_ETH);
545 mlxsw_tx_hdr_swid_set(txhdr, 0);
546 mlxsw_tx_hdr_control_tclass_set(txhdr, 1);
547 mlxsw_tx_hdr_port_mid_set(txhdr, tx_info->local_port);
548 mlxsw_tx_hdr_type_set(txhdr, MLXSW_TXHDR_TYPE_CONTROL);
551 enum mlxsw_reg_spms_state mlxsw_sp_stp_spms_state(u8 state)
554 case BR_STATE_FORWARDING:
555 return MLXSW_REG_SPMS_STATE_FORWARDING;
556 case BR_STATE_LEARNING:
557 return MLXSW_REG_SPMS_STATE_LEARNING;
558 case BR_STATE_LISTENING: /* fall-through */
559 case BR_STATE_DISABLED: /* fall-through */
560 case BR_STATE_BLOCKING:
561 return MLXSW_REG_SPMS_STATE_DISCARDING;
567 int mlxsw_sp_port_vid_stp_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid,
570 enum mlxsw_reg_spms_state spms_state = mlxsw_sp_stp_spms_state(state);
571 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
575 spms_pl = kmalloc(MLXSW_REG_SPMS_LEN, GFP_KERNEL);
578 mlxsw_reg_spms_pack(spms_pl, mlxsw_sp_port->local_port);
579 mlxsw_reg_spms_vid_pack(spms_pl, vid, spms_state);
581 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spms), spms_pl);
586 static int mlxsw_sp_base_mac_get(struct mlxsw_sp *mlxsw_sp)
588 char spad_pl[MLXSW_REG_SPAD_LEN] = {0};
591 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(spad), spad_pl);
594 mlxsw_reg_spad_base_mac_memcpy_from(spad_pl, mlxsw_sp->base_mac);
598 static int mlxsw_sp_port_sample_set(struct mlxsw_sp_port *mlxsw_sp_port,
599 bool enable, u32 rate)
601 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
602 char mpsc_pl[MLXSW_REG_MPSC_LEN];
604 mlxsw_reg_mpsc_pack(mpsc_pl, mlxsw_sp_port->local_port, enable, rate);
605 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mpsc), mpsc_pl);
608 static int mlxsw_sp_port_admin_status_set(struct mlxsw_sp_port *mlxsw_sp_port,
611 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
612 char paos_pl[MLXSW_REG_PAOS_LEN];
614 mlxsw_reg_paos_pack(paos_pl, mlxsw_sp_port->local_port,
615 is_up ? MLXSW_PORT_ADMIN_STATUS_UP :
616 MLXSW_PORT_ADMIN_STATUS_DOWN);
617 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(paos), paos_pl);
620 static int mlxsw_sp_port_dev_addr_set(struct mlxsw_sp_port *mlxsw_sp_port,
623 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
624 char ppad_pl[MLXSW_REG_PPAD_LEN];
626 mlxsw_reg_ppad_pack(ppad_pl, true, mlxsw_sp_port->local_port);
627 mlxsw_reg_ppad_mac_memcpy_to(ppad_pl, addr);
628 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ppad), ppad_pl);
631 static int mlxsw_sp_port_dev_addr_init(struct mlxsw_sp_port *mlxsw_sp_port)
633 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
634 unsigned char *addr = mlxsw_sp_port->dev->dev_addr;
636 ether_addr_copy(addr, mlxsw_sp->base_mac);
637 addr[ETH_ALEN - 1] += mlxsw_sp_port->local_port;
638 return mlxsw_sp_port_dev_addr_set(mlxsw_sp_port, addr);
641 static int mlxsw_sp_port_mtu_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 mtu)
643 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
644 char pmtu_pl[MLXSW_REG_PMTU_LEN];
648 mtu += MLXSW_TXHDR_LEN + ETH_HLEN;
649 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sp_port->local_port, 0);
650 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pmtu), pmtu_pl);
653 max_mtu = mlxsw_reg_pmtu_max_mtu_get(pmtu_pl);
658 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sp_port->local_port, mtu);
659 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmtu), pmtu_pl);
662 static int mlxsw_sp_port_swid_set(struct mlxsw_sp_port *mlxsw_sp_port, u8 swid)
664 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
665 char pspa_pl[MLXSW_REG_PSPA_LEN];
667 mlxsw_reg_pspa_pack(pspa_pl, swid, mlxsw_sp_port->local_port);
668 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pspa), pspa_pl);
671 int mlxsw_sp_port_vp_mode_set(struct mlxsw_sp_port *mlxsw_sp_port, bool enable)
673 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
674 char svpe_pl[MLXSW_REG_SVPE_LEN];
676 mlxsw_reg_svpe_pack(svpe_pl, mlxsw_sp_port->local_port, enable);
677 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(svpe), svpe_pl);
680 int mlxsw_sp_port_vid_learning_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid,
683 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
687 spvmlr_pl = kmalloc(MLXSW_REG_SPVMLR_LEN, GFP_KERNEL);
690 mlxsw_reg_spvmlr_pack(spvmlr_pl, mlxsw_sp_port->local_port, vid, vid,
692 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spvmlr), spvmlr_pl);
697 static int __mlxsw_sp_port_pvid_set(struct mlxsw_sp_port *mlxsw_sp_port,
700 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
701 char spvid_pl[MLXSW_REG_SPVID_LEN];
703 mlxsw_reg_spvid_pack(spvid_pl, mlxsw_sp_port->local_port, vid);
704 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spvid), spvid_pl);
707 static int mlxsw_sp_port_allow_untagged_set(struct mlxsw_sp_port *mlxsw_sp_port,
710 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
711 char spaft_pl[MLXSW_REG_SPAFT_LEN];
713 mlxsw_reg_spaft_pack(spaft_pl, mlxsw_sp_port->local_port, allow);
714 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spaft), spaft_pl);
717 int mlxsw_sp_port_pvid_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid)
722 err = mlxsw_sp_port_allow_untagged_set(mlxsw_sp_port, false);
726 err = __mlxsw_sp_port_pvid_set(mlxsw_sp_port, vid);
729 err = mlxsw_sp_port_allow_untagged_set(mlxsw_sp_port, true);
731 goto err_port_allow_untagged_set;
734 mlxsw_sp_port->pvid = vid;
737 err_port_allow_untagged_set:
738 __mlxsw_sp_port_pvid_set(mlxsw_sp_port, mlxsw_sp_port->pvid);
743 mlxsw_sp_port_system_port_mapping_set(struct mlxsw_sp_port *mlxsw_sp_port)
745 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
746 char sspr_pl[MLXSW_REG_SSPR_LEN];
748 mlxsw_reg_sspr_pack(sspr_pl, mlxsw_sp_port->local_port);
749 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sspr), sspr_pl);
753 mlxsw_sp_port_module_info_get(struct mlxsw_sp *mlxsw_sp, u8 local_port,
754 struct mlxsw_sp_port_mapping *port_mapping)
756 char pmlp_pl[MLXSW_REG_PMLP_LEN];
763 mlxsw_reg_pmlp_pack(pmlp_pl, local_port);
764 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl);
767 module = mlxsw_reg_pmlp_module_get(pmlp_pl, 0);
768 width = mlxsw_reg_pmlp_width_get(pmlp_pl);
769 separate_rxtx = mlxsw_reg_pmlp_rxtx_get(pmlp_pl);
771 if (width && !is_power_of_2(width)) {
772 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Unsupported module config: width value is not power of 2\n",
777 for (i = 0; i < width; i++) {
778 if (mlxsw_reg_pmlp_module_get(pmlp_pl, i) != module) {
779 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Unsupported module config: contains multiple modules\n",
784 mlxsw_reg_pmlp_tx_lane_get(pmlp_pl, i) !=
785 mlxsw_reg_pmlp_rx_lane_get(pmlp_pl, i)) {
786 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Unsupported module config: TX and RX lane numbers are different\n",
790 if (mlxsw_reg_pmlp_tx_lane_get(pmlp_pl, i) != i) {
791 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Unsupported module config: TX and RX lane numbers are not sequential\n",
797 port_mapping->module = module;
798 port_mapping->width = width;
799 port_mapping->lane = mlxsw_reg_pmlp_tx_lane_get(pmlp_pl, 0);
803 static int mlxsw_sp_port_module_map(struct mlxsw_sp_port *mlxsw_sp_port)
805 struct mlxsw_sp_port_mapping *port_mapping = &mlxsw_sp_port->mapping;
806 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
807 char pmlp_pl[MLXSW_REG_PMLP_LEN];
810 mlxsw_reg_pmlp_pack(pmlp_pl, mlxsw_sp_port->local_port);
811 mlxsw_reg_pmlp_width_set(pmlp_pl, port_mapping->width);
812 for (i = 0; i < port_mapping->width; i++) {
813 mlxsw_reg_pmlp_module_set(pmlp_pl, i, port_mapping->module);
814 mlxsw_reg_pmlp_tx_lane_set(pmlp_pl, i, port_mapping->lane + i); /* Rx & Tx */
817 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl);
820 static int mlxsw_sp_port_module_unmap(struct mlxsw_sp_port *mlxsw_sp_port)
822 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
823 char pmlp_pl[MLXSW_REG_PMLP_LEN];
825 mlxsw_reg_pmlp_pack(pmlp_pl, mlxsw_sp_port->local_port);
826 mlxsw_reg_pmlp_width_set(pmlp_pl, 0);
827 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pmlp), pmlp_pl);
830 static int mlxsw_sp_port_open(struct net_device *dev)
832 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
835 err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true);
838 netif_start_queue(dev);
842 static int mlxsw_sp_port_stop(struct net_device *dev)
844 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
846 netif_stop_queue(dev);
847 return mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
850 static netdev_tx_t mlxsw_sp_port_xmit(struct sk_buff *skb,
851 struct net_device *dev)
853 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
854 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
855 struct mlxsw_sp_port_pcpu_stats *pcpu_stats;
856 const struct mlxsw_tx_info tx_info = {
857 .local_port = mlxsw_sp_port->local_port,
863 memset(skb->cb, 0, sizeof(struct mlxsw_skb_cb));
865 if (mlxsw_core_skb_transmit_busy(mlxsw_sp->core, &tx_info))
866 return NETDEV_TX_BUSY;
868 if (unlikely(skb_headroom(skb) < MLXSW_TXHDR_LEN)) {
869 struct sk_buff *skb_orig = skb;
871 skb = skb_realloc_headroom(skb, MLXSW_TXHDR_LEN);
873 this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped);
874 dev_kfree_skb_any(skb_orig);
877 dev_consume_skb_any(skb_orig);
880 if (eth_skb_pad(skb)) {
881 this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped);
885 mlxsw_sp_txhdr_construct(skb, &tx_info);
886 /* TX header is consumed by HW on the way so we shouldn't count its
887 * bytes as being sent.
889 len = skb->len - MLXSW_TXHDR_LEN;
891 /* Due to a race we might fail here because of a full queue. In that
892 * unlikely case we simply drop the packet.
894 err = mlxsw_core_skb_transmit(mlxsw_sp->core, skb, &tx_info);
897 pcpu_stats = this_cpu_ptr(mlxsw_sp_port->pcpu_stats);
898 u64_stats_update_begin(&pcpu_stats->syncp);
899 pcpu_stats->tx_packets++;
900 pcpu_stats->tx_bytes += len;
901 u64_stats_update_end(&pcpu_stats->syncp);
903 this_cpu_inc(mlxsw_sp_port->pcpu_stats->tx_dropped);
904 dev_kfree_skb_any(skb);
909 static void mlxsw_sp_set_rx_mode(struct net_device *dev)
913 static int mlxsw_sp_port_set_mac_address(struct net_device *dev, void *p)
915 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
916 struct sockaddr *addr = p;
919 if (!is_valid_ether_addr(addr->sa_data))
920 return -EADDRNOTAVAIL;
922 err = mlxsw_sp_port_dev_addr_set(mlxsw_sp_port, addr->sa_data);
925 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
929 static u16 mlxsw_sp_pg_buf_threshold_get(const struct mlxsw_sp *mlxsw_sp,
932 return 2 * mlxsw_sp_bytes_cells(mlxsw_sp, mtu);
935 #define MLXSW_SP_CELL_FACTOR 2 /* 2 * cell_size / (IPG + cell_size + 1) */
937 static u16 mlxsw_sp_pfc_delay_get(const struct mlxsw_sp *mlxsw_sp, int mtu,
940 delay = mlxsw_sp_bytes_cells(mlxsw_sp, DIV_ROUND_UP(delay,
942 return MLXSW_SP_CELL_FACTOR * delay + mlxsw_sp_bytes_cells(mlxsw_sp,
946 /* Maximum delay buffer needed in case of PAUSE frames, in bytes.
947 * Assumes 100m cable and maximum MTU.
949 #define MLXSW_SP_PAUSE_DELAY 58752
951 static u16 mlxsw_sp_pg_buf_delay_get(const struct mlxsw_sp *mlxsw_sp, int mtu,
952 u16 delay, bool pfc, bool pause)
955 return mlxsw_sp_pfc_delay_get(mlxsw_sp, mtu, delay);
957 return mlxsw_sp_bytes_cells(mlxsw_sp, MLXSW_SP_PAUSE_DELAY);
962 static void mlxsw_sp_pg_buf_pack(char *pbmc_pl, int index, u16 size, u16 thres,
966 mlxsw_reg_pbmc_lossy_buffer_pack(pbmc_pl, index, size);
968 mlxsw_reg_pbmc_lossless_buffer_pack(pbmc_pl, index, size,
972 int __mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, int mtu,
973 u8 *prio_tc, bool pause_en,
974 struct ieee_pfc *my_pfc)
976 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
977 u8 pfc_en = !!my_pfc ? my_pfc->pfc_en : 0;
978 u16 delay = !!my_pfc ? my_pfc->delay : 0;
979 char pbmc_pl[MLXSW_REG_PBMC_LEN];
980 u32 taken_headroom_cells = 0;
981 u32 max_headroom_cells;
984 max_headroom_cells = mlxsw_sp_sb_max_headroom_cells(mlxsw_sp);
986 mlxsw_reg_pbmc_pack(pbmc_pl, mlxsw_sp_port->local_port, 0, 0);
987 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(pbmc), pbmc_pl);
991 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
992 bool configure = false;
999 for (j = 0; j < IEEE_8021QAZ_MAX_TCS; j++) {
1000 if (prio_tc[j] == i) {
1001 pfc = pfc_en & BIT(j);
1010 lossy = !(pfc || pause_en);
1011 thres_cells = mlxsw_sp_pg_buf_threshold_get(mlxsw_sp, mtu);
1012 delay_cells = mlxsw_sp_pg_buf_delay_get(mlxsw_sp, mtu, delay,
1014 total_cells = thres_cells + delay_cells;
1016 taken_headroom_cells += total_cells;
1017 if (taken_headroom_cells > max_headroom_cells)
1020 mlxsw_sp_pg_buf_pack(pbmc_pl, i, total_cells,
1021 thres_cells, lossy);
1024 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(pbmc), pbmc_pl);
1027 static int mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port,
1028 int mtu, bool pause_en)
1030 u8 def_prio_tc[IEEE_8021QAZ_MAX_TCS] = {0};
1031 bool dcb_en = !!mlxsw_sp_port->dcb.ets;
1032 struct ieee_pfc *my_pfc;
1035 prio_tc = dcb_en ? mlxsw_sp_port->dcb.ets->prio_tc : def_prio_tc;
1036 my_pfc = dcb_en ? mlxsw_sp_port->dcb.pfc : NULL;
1038 return __mlxsw_sp_port_headroom_set(mlxsw_sp_port, mtu, prio_tc,
1042 static int mlxsw_sp_port_change_mtu(struct net_device *dev, int mtu)
1044 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1045 bool pause_en = mlxsw_sp_port_is_pause_en(mlxsw_sp_port);
1048 err = mlxsw_sp_port_headroom_set(mlxsw_sp_port, mtu, pause_en);
1051 err = mlxsw_sp_span_port_mtu_update(mlxsw_sp_port, mtu);
1053 goto err_span_port_mtu_update;
1054 err = mlxsw_sp_port_mtu_set(mlxsw_sp_port, mtu);
1056 goto err_port_mtu_set;
1061 mlxsw_sp_span_port_mtu_update(mlxsw_sp_port, dev->mtu);
1062 err_span_port_mtu_update:
1063 mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en);
1068 mlxsw_sp_port_get_sw_stats64(const struct net_device *dev,
1069 struct rtnl_link_stats64 *stats)
1071 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1072 struct mlxsw_sp_port_pcpu_stats *p;
1073 u64 rx_packets, rx_bytes, tx_packets, tx_bytes;
1078 for_each_possible_cpu(i) {
1079 p = per_cpu_ptr(mlxsw_sp_port->pcpu_stats, i);
1081 start = u64_stats_fetch_begin_irq(&p->syncp);
1082 rx_packets = p->rx_packets;
1083 rx_bytes = p->rx_bytes;
1084 tx_packets = p->tx_packets;
1085 tx_bytes = p->tx_bytes;
1086 } while (u64_stats_fetch_retry_irq(&p->syncp, start));
1088 stats->rx_packets += rx_packets;
1089 stats->rx_bytes += rx_bytes;
1090 stats->tx_packets += tx_packets;
1091 stats->tx_bytes += tx_bytes;
1092 /* tx_dropped is u32, updated without syncp protection. */
1093 tx_dropped += p->tx_dropped;
1095 stats->tx_dropped = tx_dropped;
1099 static bool mlxsw_sp_port_has_offload_stats(const struct net_device *dev, int attr_id)
1102 case IFLA_OFFLOAD_XSTATS_CPU_HIT:
1109 static int mlxsw_sp_port_get_offload_stats(int attr_id, const struct net_device *dev,
1113 case IFLA_OFFLOAD_XSTATS_CPU_HIT:
1114 return mlxsw_sp_port_get_sw_stats64(dev, sp);
1120 static int mlxsw_sp_port_get_stats_raw(struct net_device *dev, int grp,
1121 int prio, char *ppcnt_pl)
1123 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1124 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1126 mlxsw_reg_ppcnt_pack(ppcnt_pl, mlxsw_sp_port->local_port, grp, prio);
1127 return mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ppcnt), ppcnt_pl);
1130 static int mlxsw_sp_port_get_hw_stats(struct net_device *dev,
1131 struct rtnl_link_stats64 *stats)
1133 char ppcnt_pl[MLXSW_REG_PPCNT_LEN];
1136 err = mlxsw_sp_port_get_stats_raw(dev, MLXSW_REG_PPCNT_IEEE_8023_CNT,
1142 mlxsw_reg_ppcnt_a_frames_transmitted_ok_get(ppcnt_pl);
1144 mlxsw_reg_ppcnt_a_frames_received_ok_get(ppcnt_pl);
1146 mlxsw_reg_ppcnt_a_octets_transmitted_ok_get(ppcnt_pl);
1148 mlxsw_reg_ppcnt_a_octets_received_ok_get(ppcnt_pl);
1150 mlxsw_reg_ppcnt_a_multicast_frames_received_ok_get(ppcnt_pl);
1152 stats->rx_crc_errors =
1153 mlxsw_reg_ppcnt_a_frame_check_sequence_errors_get(ppcnt_pl);
1154 stats->rx_frame_errors =
1155 mlxsw_reg_ppcnt_a_alignment_errors_get(ppcnt_pl);
1157 stats->rx_length_errors = (
1158 mlxsw_reg_ppcnt_a_in_range_length_errors_get(ppcnt_pl) +
1159 mlxsw_reg_ppcnt_a_out_of_range_length_field_get(ppcnt_pl) +
1160 mlxsw_reg_ppcnt_a_frame_too_long_errors_get(ppcnt_pl));
1162 stats->rx_errors = (stats->rx_crc_errors +
1163 stats->rx_frame_errors + stats->rx_length_errors);
1170 mlxsw_sp_port_get_hw_xstats(struct net_device *dev,
1171 struct mlxsw_sp_port_xstats *xstats)
1173 char ppcnt_pl[MLXSW_REG_PPCNT_LEN];
1176 err = mlxsw_sp_port_get_stats_raw(dev, MLXSW_REG_PPCNT_EXT_CNT, 0,
1179 xstats->ecn = mlxsw_reg_ppcnt_ecn_marked_get(ppcnt_pl);
1181 for (i = 0; i < TC_MAX_QUEUE; i++) {
1182 err = mlxsw_sp_port_get_stats_raw(dev,
1183 MLXSW_REG_PPCNT_TC_CONG_TC,
1186 xstats->wred_drop[i] =
1187 mlxsw_reg_ppcnt_wred_discard_get(ppcnt_pl);
1189 err = mlxsw_sp_port_get_stats_raw(dev, MLXSW_REG_PPCNT_TC_CNT,
1194 xstats->backlog[i] =
1195 mlxsw_reg_ppcnt_tc_transmit_queue_get(ppcnt_pl);
1196 xstats->tail_drop[i] =
1197 mlxsw_reg_ppcnt_tc_no_buffer_discard_uc_get(ppcnt_pl);
1200 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
1201 err = mlxsw_sp_port_get_stats_raw(dev, MLXSW_REG_PPCNT_PRIO_CNT,
1206 xstats->tx_packets[i] = mlxsw_reg_ppcnt_tx_frames_get(ppcnt_pl);
1207 xstats->tx_bytes[i] = mlxsw_reg_ppcnt_tx_octets_get(ppcnt_pl);
1211 static void update_stats_cache(struct work_struct *work)
1213 struct mlxsw_sp_port *mlxsw_sp_port =
1214 container_of(work, struct mlxsw_sp_port,
1215 periodic_hw_stats.update_dw.work);
1217 if (!netif_carrier_ok(mlxsw_sp_port->dev))
1220 mlxsw_sp_port_get_hw_stats(mlxsw_sp_port->dev,
1221 &mlxsw_sp_port->periodic_hw_stats.stats);
1222 mlxsw_sp_port_get_hw_xstats(mlxsw_sp_port->dev,
1223 &mlxsw_sp_port->periodic_hw_stats.xstats);
1226 mlxsw_core_schedule_dw(&mlxsw_sp_port->periodic_hw_stats.update_dw,
1227 MLXSW_HW_STATS_UPDATE_TIME);
1230 /* Return the stats from a cache that is updated periodically,
1231 * as this function might get called in an atomic context.
1234 mlxsw_sp_port_get_stats64(struct net_device *dev,
1235 struct rtnl_link_stats64 *stats)
1237 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1239 memcpy(stats, &mlxsw_sp_port->periodic_hw_stats.stats, sizeof(*stats));
1242 static int __mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port,
1243 u16 vid_begin, u16 vid_end,
1244 bool is_member, bool untagged)
1246 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1250 spvm_pl = kmalloc(MLXSW_REG_SPVM_LEN, GFP_KERNEL);
1254 mlxsw_reg_spvm_pack(spvm_pl, mlxsw_sp_port->local_port, vid_begin,
1255 vid_end, is_member, untagged);
1256 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spvm), spvm_pl);
1261 int mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid_begin,
1262 u16 vid_end, bool is_member, bool untagged)
1267 for (vid = vid_begin; vid <= vid_end;
1268 vid += MLXSW_REG_SPVM_REC_MAX_COUNT) {
1269 vid_e = min((u16) (vid + MLXSW_REG_SPVM_REC_MAX_COUNT - 1),
1272 err = __mlxsw_sp_port_vlan_set(mlxsw_sp_port, vid, vid_e,
1273 is_member, untagged);
1281 static void mlxsw_sp_port_vlan_flush(struct mlxsw_sp_port *mlxsw_sp_port,
1284 struct mlxsw_sp_port_vlan *mlxsw_sp_port_vlan, *tmp;
1286 list_for_each_entry_safe(mlxsw_sp_port_vlan, tmp,
1287 &mlxsw_sp_port->vlans_list, list) {
1288 if (!flush_default &&
1289 mlxsw_sp_port_vlan->vid == MLXSW_SP_DEFAULT_VID)
1291 mlxsw_sp_port_vlan_destroy(mlxsw_sp_port_vlan);
1296 mlxsw_sp_port_vlan_cleanup(struct mlxsw_sp_port_vlan *mlxsw_sp_port_vlan)
1298 if (mlxsw_sp_port_vlan->bridge_port)
1299 mlxsw_sp_port_vlan_bridge_leave(mlxsw_sp_port_vlan);
1300 else if (mlxsw_sp_port_vlan->fid)
1301 mlxsw_sp_port_vlan_router_leave(mlxsw_sp_port_vlan);
1304 struct mlxsw_sp_port_vlan *
1305 mlxsw_sp_port_vlan_create(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid)
1307 struct mlxsw_sp_port_vlan *mlxsw_sp_port_vlan;
1308 bool untagged = vid == MLXSW_SP_DEFAULT_VID;
1311 mlxsw_sp_port_vlan = mlxsw_sp_port_vlan_find_by_vid(mlxsw_sp_port, vid);
1312 if (mlxsw_sp_port_vlan)
1313 return ERR_PTR(-EEXIST);
1315 err = mlxsw_sp_port_vlan_set(mlxsw_sp_port, vid, vid, true, untagged);
1317 return ERR_PTR(err);
1319 mlxsw_sp_port_vlan = kzalloc(sizeof(*mlxsw_sp_port_vlan), GFP_KERNEL);
1320 if (!mlxsw_sp_port_vlan) {
1322 goto err_port_vlan_alloc;
1325 mlxsw_sp_port_vlan->mlxsw_sp_port = mlxsw_sp_port;
1326 mlxsw_sp_port_vlan->vid = vid;
1327 list_add(&mlxsw_sp_port_vlan->list, &mlxsw_sp_port->vlans_list);
1329 return mlxsw_sp_port_vlan;
1331 err_port_vlan_alloc:
1332 mlxsw_sp_port_vlan_set(mlxsw_sp_port, vid, vid, false, false);
1333 return ERR_PTR(err);
1336 void mlxsw_sp_port_vlan_destroy(struct mlxsw_sp_port_vlan *mlxsw_sp_port_vlan)
1338 struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp_port_vlan->mlxsw_sp_port;
1339 u16 vid = mlxsw_sp_port_vlan->vid;
1341 mlxsw_sp_port_vlan_cleanup(mlxsw_sp_port_vlan);
1342 list_del(&mlxsw_sp_port_vlan->list);
1343 kfree(mlxsw_sp_port_vlan);
1344 mlxsw_sp_port_vlan_set(mlxsw_sp_port, vid, vid, false, false);
1347 static int mlxsw_sp_port_add_vid(struct net_device *dev,
1348 __be16 __always_unused proto, u16 vid)
1350 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1352 /* VLAN 0 is added to HW filter when device goes up, but it is
1353 * reserved in our case, so simply return.
1358 return PTR_ERR_OR_ZERO(mlxsw_sp_port_vlan_create(mlxsw_sp_port, vid));
1361 static int mlxsw_sp_port_kill_vid(struct net_device *dev,
1362 __be16 __always_unused proto, u16 vid)
1364 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1365 struct mlxsw_sp_port_vlan *mlxsw_sp_port_vlan;
1367 /* VLAN 0 is removed from HW filter when device goes down, but
1368 * it is reserved in our case, so simply return.
1373 mlxsw_sp_port_vlan = mlxsw_sp_port_vlan_find_by_vid(mlxsw_sp_port, vid);
1374 if (!mlxsw_sp_port_vlan)
1376 mlxsw_sp_port_vlan_destroy(mlxsw_sp_port_vlan);
1381 static struct mlxsw_sp_port_mall_tc_entry *
1382 mlxsw_sp_port_mall_tc_entry_find(struct mlxsw_sp_port *port,
1383 unsigned long cookie) {
1384 struct mlxsw_sp_port_mall_tc_entry *mall_tc_entry;
1386 list_for_each_entry(mall_tc_entry, &port->mall_tc_list, list)
1387 if (mall_tc_entry->cookie == cookie)
1388 return mall_tc_entry;
1394 mlxsw_sp_port_add_cls_matchall_mirror(struct mlxsw_sp_port *mlxsw_sp_port,
1395 struct mlxsw_sp_port_mall_mirror_tc_entry *mirror,
1396 const struct flow_action_entry *act,
1399 enum mlxsw_sp_span_type span_type;
1402 netdev_err(mlxsw_sp_port->dev, "Could not find requested device\n");
1406 mirror->ingress = ingress;
1407 span_type = ingress ? MLXSW_SP_SPAN_INGRESS : MLXSW_SP_SPAN_EGRESS;
1408 return mlxsw_sp_span_mirror_add(mlxsw_sp_port, act->dev, span_type,
1409 true, &mirror->span_id);
1413 mlxsw_sp_port_del_cls_matchall_mirror(struct mlxsw_sp_port *mlxsw_sp_port,
1414 struct mlxsw_sp_port_mall_mirror_tc_entry *mirror)
1416 enum mlxsw_sp_span_type span_type;
1418 span_type = mirror->ingress ?
1419 MLXSW_SP_SPAN_INGRESS : MLXSW_SP_SPAN_EGRESS;
1420 mlxsw_sp_span_mirror_del(mlxsw_sp_port, mirror->span_id,
1425 mlxsw_sp_port_add_cls_matchall_sample(struct mlxsw_sp_port *mlxsw_sp_port,
1426 struct tc_cls_matchall_offload *cls,
1427 const struct flow_action_entry *act,
1432 if (!mlxsw_sp_port->sample)
1434 if (rtnl_dereference(mlxsw_sp_port->sample->psample_group)) {
1435 netdev_err(mlxsw_sp_port->dev, "sample already active\n");
1438 if (act->sample.rate > MLXSW_REG_MPSC_RATE_MAX) {
1439 netdev_err(mlxsw_sp_port->dev, "sample rate not supported\n");
1443 rcu_assign_pointer(mlxsw_sp_port->sample->psample_group,
1444 act->sample.psample_group);
1445 mlxsw_sp_port->sample->truncate = act->sample.truncate;
1446 mlxsw_sp_port->sample->trunc_size = act->sample.trunc_size;
1447 mlxsw_sp_port->sample->rate = act->sample.rate;
1449 err = mlxsw_sp_port_sample_set(mlxsw_sp_port, true, act->sample.rate);
1451 goto err_port_sample_set;
1454 err_port_sample_set:
1455 RCU_INIT_POINTER(mlxsw_sp_port->sample->psample_group, NULL);
1460 mlxsw_sp_port_del_cls_matchall_sample(struct mlxsw_sp_port *mlxsw_sp_port)
1462 if (!mlxsw_sp_port->sample)
1465 mlxsw_sp_port_sample_set(mlxsw_sp_port, false, 1);
1466 RCU_INIT_POINTER(mlxsw_sp_port->sample->psample_group, NULL);
1469 static int mlxsw_sp_port_add_cls_matchall(struct mlxsw_sp_port *mlxsw_sp_port,
1470 struct tc_cls_matchall_offload *f,
1473 struct mlxsw_sp_port_mall_tc_entry *mall_tc_entry;
1474 __be16 protocol = f->common.protocol;
1475 struct flow_action_entry *act;
1478 if (!flow_offload_has_one_action(&f->rule->action)) {
1479 netdev_err(mlxsw_sp_port->dev, "only singular actions are supported\n");
1483 mall_tc_entry = kzalloc(sizeof(*mall_tc_entry), GFP_KERNEL);
1486 mall_tc_entry->cookie = f->cookie;
1488 act = &f->rule->action.entries[0];
1490 if (act->id == FLOW_ACTION_MIRRED && protocol == htons(ETH_P_ALL)) {
1491 struct mlxsw_sp_port_mall_mirror_tc_entry *mirror;
1493 mall_tc_entry->type = MLXSW_SP_PORT_MALL_MIRROR;
1494 mirror = &mall_tc_entry->mirror;
1495 err = mlxsw_sp_port_add_cls_matchall_mirror(mlxsw_sp_port,
1498 } else if (act->id == FLOW_ACTION_SAMPLE &&
1499 protocol == htons(ETH_P_ALL)) {
1500 mall_tc_entry->type = MLXSW_SP_PORT_MALL_SAMPLE;
1501 err = mlxsw_sp_port_add_cls_matchall_sample(mlxsw_sp_port, f,
1508 goto err_add_action;
1510 list_add_tail(&mall_tc_entry->list, &mlxsw_sp_port->mall_tc_list);
1514 kfree(mall_tc_entry);
1518 static void mlxsw_sp_port_del_cls_matchall(struct mlxsw_sp_port *mlxsw_sp_port,
1519 struct tc_cls_matchall_offload *f)
1521 struct mlxsw_sp_port_mall_tc_entry *mall_tc_entry;
1523 mall_tc_entry = mlxsw_sp_port_mall_tc_entry_find(mlxsw_sp_port,
1525 if (!mall_tc_entry) {
1526 netdev_dbg(mlxsw_sp_port->dev, "tc entry not found on port\n");
1529 list_del(&mall_tc_entry->list);
1531 switch (mall_tc_entry->type) {
1532 case MLXSW_SP_PORT_MALL_MIRROR:
1533 mlxsw_sp_port_del_cls_matchall_mirror(mlxsw_sp_port,
1534 &mall_tc_entry->mirror);
1536 case MLXSW_SP_PORT_MALL_SAMPLE:
1537 mlxsw_sp_port_del_cls_matchall_sample(mlxsw_sp_port);
1543 kfree(mall_tc_entry);
1546 static int mlxsw_sp_setup_tc_cls_matchall(struct mlxsw_sp_port *mlxsw_sp_port,
1547 struct tc_cls_matchall_offload *f,
1550 switch (f->command) {
1551 case TC_CLSMATCHALL_REPLACE:
1552 return mlxsw_sp_port_add_cls_matchall(mlxsw_sp_port, f,
1554 case TC_CLSMATCHALL_DESTROY:
1555 mlxsw_sp_port_del_cls_matchall(mlxsw_sp_port, f);
1563 mlxsw_sp_setup_tc_cls_flower(struct mlxsw_sp_acl_block *acl_block,
1564 struct flow_cls_offload *f)
1566 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_acl_block_mlxsw_sp(acl_block);
1568 switch (f->command) {
1569 case FLOW_CLS_REPLACE:
1570 return mlxsw_sp_flower_replace(mlxsw_sp, acl_block, f);
1571 case FLOW_CLS_DESTROY:
1572 mlxsw_sp_flower_destroy(mlxsw_sp, acl_block, f);
1574 case FLOW_CLS_STATS:
1575 return mlxsw_sp_flower_stats(mlxsw_sp, acl_block, f);
1576 case FLOW_CLS_TMPLT_CREATE:
1577 return mlxsw_sp_flower_tmplt_create(mlxsw_sp, acl_block, f);
1578 case FLOW_CLS_TMPLT_DESTROY:
1579 mlxsw_sp_flower_tmplt_destroy(mlxsw_sp, acl_block, f);
1586 static int mlxsw_sp_setup_tc_block_cb_matchall(enum tc_setup_type type,
1588 void *cb_priv, bool ingress)
1590 struct mlxsw_sp_port *mlxsw_sp_port = cb_priv;
1593 case TC_SETUP_CLSMATCHALL:
1594 if (!tc_cls_can_offload_and_chain0(mlxsw_sp_port->dev,
1598 return mlxsw_sp_setup_tc_cls_matchall(mlxsw_sp_port, type_data,
1600 case TC_SETUP_CLSFLOWER:
1607 static int mlxsw_sp_setup_tc_block_cb_matchall_ig(enum tc_setup_type type,
1611 return mlxsw_sp_setup_tc_block_cb_matchall(type, type_data,
1615 static int mlxsw_sp_setup_tc_block_cb_matchall_eg(enum tc_setup_type type,
1619 return mlxsw_sp_setup_tc_block_cb_matchall(type, type_data,
1623 static int mlxsw_sp_setup_tc_block_cb_flower(enum tc_setup_type type,
1624 void *type_data, void *cb_priv)
1626 struct mlxsw_sp_acl_block *acl_block = cb_priv;
1629 case TC_SETUP_CLSMATCHALL:
1631 case TC_SETUP_CLSFLOWER:
1632 if (mlxsw_sp_acl_block_disabled(acl_block))
1635 return mlxsw_sp_setup_tc_cls_flower(acl_block, type_data);
1641 static void mlxsw_sp_tc_block_flower_release(void *cb_priv)
1643 struct mlxsw_sp_acl_block *acl_block = cb_priv;
1645 mlxsw_sp_acl_block_destroy(acl_block);
1648 static LIST_HEAD(mlxsw_sp_block_cb_list);
1651 mlxsw_sp_setup_tc_block_flower_bind(struct mlxsw_sp_port *mlxsw_sp_port,
1652 struct flow_block_offload *f, bool ingress)
1654 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1655 struct mlxsw_sp_acl_block *acl_block;
1656 struct flow_block_cb *block_cb;
1657 bool register_block = false;
1660 block_cb = flow_block_cb_lookup(f->block,
1661 mlxsw_sp_setup_tc_block_cb_flower,
1664 acl_block = mlxsw_sp_acl_block_create(mlxsw_sp, f->net);
1667 block_cb = flow_block_cb_alloc(mlxsw_sp_setup_tc_block_cb_flower,
1668 mlxsw_sp, acl_block,
1669 mlxsw_sp_tc_block_flower_release);
1670 if (IS_ERR(block_cb)) {
1671 mlxsw_sp_acl_block_destroy(acl_block);
1672 err = PTR_ERR(block_cb);
1673 goto err_cb_register;
1675 register_block = true;
1677 acl_block = flow_block_cb_priv(block_cb);
1679 flow_block_cb_incref(block_cb);
1680 err = mlxsw_sp_acl_block_bind(mlxsw_sp, acl_block,
1681 mlxsw_sp_port, ingress, f->extack);
1683 goto err_block_bind;
1686 mlxsw_sp_port->ing_acl_block = acl_block;
1688 mlxsw_sp_port->eg_acl_block = acl_block;
1690 if (register_block) {
1691 flow_block_cb_add(block_cb, f);
1692 list_add_tail(&block_cb->driver_list, &mlxsw_sp_block_cb_list);
1698 if (!flow_block_cb_decref(block_cb))
1699 flow_block_cb_free(block_cb);
1705 mlxsw_sp_setup_tc_block_flower_unbind(struct mlxsw_sp_port *mlxsw_sp_port,
1706 struct flow_block_offload *f, bool ingress)
1708 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1709 struct mlxsw_sp_acl_block *acl_block;
1710 struct flow_block_cb *block_cb;
1713 block_cb = flow_block_cb_lookup(f->block,
1714 mlxsw_sp_setup_tc_block_cb_flower,
1720 mlxsw_sp_port->ing_acl_block = NULL;
1722 mlxsw_sp_port->eg_acl_block = NULL;
1724 acl_block = flow_block_cb_priv(block_cb);
1725 err = mlxsw_sp_acl_block_unbind(mlxsw_sp, acl_block,
1726 mlxsw_sp_port, ingress);
1727 if (!err && !flow_block_cb_decref(block_cb)) {
1728 flow_block_cb_remove(block_cb, f);
1729 list_del(&block_cb->driver_list);
1733 static int mlxsw_sp_setup_tc_block(struct mlxsw_sp_port *mlxsw_sp_port,
1734 struct flow_block_offload *f)
1736 struct flow_block_cb *block_cb;
1737 flow_setup_cb_t *cb;
1741 if (f->binder_type == FLOW_BLOCK_BINDER_TYPE_CLSACT_INGRESS) {
1742 cb = mlxsw_sp_setup_tc_block_cb_matchall_ig;
1744 } else if (f->binder_type == FLOW_BLOCK_BINDER_TYPE_CLSACT_EGRESS) {
1745 cb = mlxsw_sp_setup_tc_block_cb_matchall_eg;
1751 f->driver_block_list = &mlxsw_sp_block_cb_list;
1753 switch (f->command) {
1754 case FLOW_BLOCK_BIND:
1755 if (flow_block_cb_is_busy(cb, mlxsw_sp_port,
1756 &mlxsw_sp_block_cb_list))
1759 block_cb = flow_block_cb_alloc(cb, mlxsw_sp_port,
1760 mlxsw_sp_port, NULL);
1761 if (IS_ERR(block_cb))
1762 return PTR_ERR(block_cb);
1763 err = mlxsw_sp_setup_tc_block_flower_bind(mlxsw_sp_port, f,
1766 flow_block_cb_free(block_cb);
1769 flow_block_cb_add(block_cb, f);
1770 list_add_tail(&block_cb->driver_list, &mlxsw_sp_block_cb_list);
1772 case FLOW_BLOCK_UNBIND:
1773 mlxsw_sp_setup_tc_block_flower_unbind(mlxsw_sp_port,
1775 block_cb = flow_block_cb_lookup(f->block, cb, mlxsw_sp_port);
1779 flow_block_cb_remove(block_cb, f);
1780 list_del(&block_cb->driver_list);
1787 static int mlxsw_sp_setup_tc(struct net_device *dev, enum tc_setup_type type,
1790 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1793 case TC_SETUP_BLOCK:
1794 return mlxsw_sp_setup_tc_block(mlxsw_sp_port, type_data);
1795 case TC_SETUP_QDISC_RED:
1796 return mlxsw_sp_setup_tc_red(mlxsw_sp_port, type_data);
1797 case TC_SETUP_QDISC_PRIO:
1798 return mlxsw_sp_setup_tc_prio(mlxsw_sp_port, type_data);
1799 case TC_SETUP_QDISC_ETS:
1800 return mlxsw_sp_setup_tc_ets(mlxsw_sp_port, type_data);
1807 static int mlxsw_sp_feature_hw_tc(struct net_device *dev, bool enable)
1809 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1812 if (mlxsw_sp_acl_block_rule_count(mlxsw_sp_port->ing_acl_block) ||
1813 mlxsw_sp_acl_block_rule_count(mlxsw_sp_port->eg_acl_block) ||
1814 !list_empty(&mlxsw_sp_port->mall_tc_list)) {
1815 netdev_err(dev, "Active offloaded tc filters, can't turn hw_tc_offload off\n");
1818 mlxsw_sp_acl_block_disable_inc(mlxsw_sp_port->ing_acl_block);
1819 mlxsw_sp_acl_block_disable_inc(mlxsw_sp_port->eg_acl_block);
1821 mlxsw_sp_acl_block_disable_dec(mlxsw_sp_port->ing_acl_block);
1822 mlxsw_sp_acl_block_disable_dec(mlxsw_sp_port->eg_acl_block);
1827 static int mlxsw_sp_feature_loopback(struct net_device *dev, bool enable)
1829 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1830 char pplr_pl[MLXSW_REG_PPLR_LEN];
1833 if (netif_running(dev))
1834 mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
1836 mlxsw_reg_pplr_pack(pplr_pl, mlxsw_sp_port->local_port, enable);
1837 err = mlxsw_reg_write(mlxsw_sp_port->mlxsw_sp->core, MLXSW_REG(pplr),
1840 if (netif_running(dev))
1841 mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true);
1846 typedef int (*mlxsw_sp_feature_handler)(struct net_device *dev, bool enable);
1848 static int mlxsw_sp_handle_feature(struct net_device *dev,
1849 netdev_features_t wanted_features,
1850 netdev_features_t feature,
1851 mlxsw_sp_feature_handler feature_handler)
1853 netdev_features_t changes = wanted_features ^ dev->features;
1854 bool enable = !!(wanted_features & feature);
1857 if (!(changes & feature))
1860 err = feature_handler(dev, enable);
1862 netdev_err(dev, "%s feature %pNF failed, err %d\n",
1863 enable ? "Enable" : "Disable", &feature, err);
1868 dev->features |= feature;
1870 dev->features &= ~feature;
1874 static int mlxsw_sp_set_features(struct net_device *dev,
1875 netdev_features_t features)
1877 netdev_features_t oper_features = dev->features;
1880 err |= mlxsw_sp_handle_feature(dev, features, NETIF_F_HW_TC,
1881 mlxsw_sp_feature_hw_tc);
1882 err |= mlxsw_sp_handle_feature(dev, features, NETIF_F_LOOPBACK,
1883 mlxsw_sp_feature_loopback);
1886 dev->features = oper_features;
1893 static struct devlink_port *
1894 mlxsw_sp_port_get_devlink_port(struct net_device *dev)
1896 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1897 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1899 return mlxsw_core_port_devlink_port_get(mlxsw_sp->core,
1900 mlxsw_sp_port->local_port);
1903 static int mlxsw_sp_port_hwtstamp_set(struct mlxsw_sp_port *mlxsw_sp_port,
1906 struct hwtstamp_config config;
1909 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1912 err = mlxsw_sp_port->mlxsw_sp->ptp_ops->hwtstamp_set(mlxsw_sp_port,
1917 if (copy_to_user(ifr->ifr_data, &config, sizeof(config)))
1923 static int mlxsw_sp_port_hwtstamp_get(struct mlxsw_sp_port *mlxsw_sp_port,
1926 struct hwtstamp_config config;
1929 err = mlxsw_sp_port->mlxsw_sp->ptp_ops->hwtstamp_get(mlxsw_sp_port,
1934 if (copy_to_user(ifr->ifr_data, &config, sizeof(config)))
1940 static inline void mlxsw_sp_port_ptp_clear(struct mlxsw_sp_port *mlxsw_sp_port)
1942 struct hwtstamp_config config = {0};
1944 mlxsw_sp_port->mlxsw_sp->ptp_ops->hwtstamp_set(mlxsw_sp_port, &config);
1948 mlxsw_sp_port_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1950 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1954 return mlxsw_sp_port_hwtstamp_set(mlxsw_sp_port, ifr);
1956 return mlxsw_sp_port_hwtstamp_get(mlxsw_sp_port, ifr);
1962 static const struct net_device_ops mlxsw_sp_port_netdev_ops = {
1963 .ndo_open = mlxsw_sp_port_open,
1964 .ndo_stop = mlxsw_sp_port_stop,
1965 .ndo_start_xmit = mlxsw_sp_port_xmit,
1966 .ndo_setup_tc = mlxsw_sp_setup_tc,
1967 .ndo_set_rx_mode = mlxsw_sp_set_rx_mode,
1968 .ndo_set_mac_address = mlxsw_sp_port_set_mac_address,
1969 .ndo_change_mtu = mlxsw_sp_port_change_mtu,
1970 .ndo_get_stats64 = mlxsw_sp_port_get_stats64,
1971 .ndo_has_offload_stats = mlxsw_sp_port_has_offload_stats,
1972 .ndo_get_offload_stats = mlxsw_sp_port_get_offload_stats,
1973 .ndo_vlan_rx_add_vid = mlxsw_sp_port_add_vid,
1974 .ndo_vlan_rx_kill_vid = mlxsw_sp_port_kill_vid,
1975 .ndo_set_features = mlxsw_sp_set_features,
1976 .ndo_get_devlink_port = mlxsw_sp_port_get_devlink_port,
1977 .ndo_do_ioctl = mlxsw_sp_port_ioctl,
1980 static void mlxsw_sp_port_get_drvinfo(struct net_device *dev,
1981 struct ethtool_drvinfo *drvinfo)
1983 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
1984 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1986 strlcpy(drvinfo->driver, mlxsw_sp->bus_info->device_kind,
1987 sizeof(drvinfo->driver));
1988 strlcpy(drvinfo->version, mlxsw_sp_driver_version,
1989 sizeof(drvinfo->version));
1990 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
1992 mlxsw_sp->bus_info->fw_rev.major,
1993 mlxsw_sp->bus_info->fw_rev.minor,
1994 mlxsw_sp->bus_info->fw_rev.subminor);
1995 strlcpy(drvinfo->bus_info, mlxsw_sp->bus_info->device_name,
1996 sizeof(drvinfo->bus_info));
1999 static void mlxsw_sp_port_get_pauseparam(struct net_device *dev,
2000 struct ethtool_pauseparam *pause)
2002 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
2004 pause->rx_pause = mlxsw_sp_port->link.rx_pause;
2005 pause->tx_pause = mlxsw_sp_port->link.tx_pause;
2008 static int mlxsw_sp_port_pause_set(struct mlxsw_sp_port *mlxsw_sp_port,
2009 struct ethtool_pauseparam *pause)
2011 char pfcc_pl[MLXSW_REG_PFCC_LEN];
2013 mlxsw_reg_pfcc_pack(pfcc_pl, mlxsw_sp_port->local_port);
2014 mlxsw_reg_pfcc_pprx_set(pfcc_pl, pause->rx_pause);
2015 mlxsw_reg_pfcc_pptx_set(pfcc_pl, pause->tx_pause);
2017 return mlxsw_reg_write(mlxsw_sp_port->mlxsw_sp->core, MLXSW_REG(pfcc),
2021 static int mlxsw_sp_port_set_pauseparam(struct net_device *dev,
2022 struct ethtool_pauseparam *pause)
2024 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
2025 bool pause_en = pause->tx_pause || pause->rx_pause;
2028 if (mlxsw_sp_port->dcb.pfc && mlxsw_sp_port->dcb.pfc->pfc_en) {
2029 netdev_err(dev, "PFC already enabled on port\n");
2033 if (pause->autoneg) {
2034 netdev_err(dev, "PAUSE frames autonegotiation isn't supported\n");
2038 err = mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en);
2040 netdev_err(dev, "Failed to configure port's headroom\n");
2044 err = mlxsw_sp_port_pause_set(mlxsw_sp_port, pause);
2046 netdev_err(dev, "Failed to set PAUSE parameters\n");
2047 goto err_port_pause_configure;
2050 mlxsw_sp_port->link.rx_pause = pause->rx_pause;
2051 mlxsw_sp_port->link.tx_pause = pause->tx_pause;
2055 err_port_pause_configure:
2056 pause_en = mlxsw_sp_port_is_pause_en(mlxsw_sp_port);
2057 mlxsw_sp_port_headroom_set(mlxsw_sp_port, dev->mtu, pause_en);
2061 struct mlxsw_sp_port_hw_stats {
2062 char str[ETH_GSTRING_LEN];
2063 u64 (*getter)(const char *payload);
2067 static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_stats[] = {
2069 .str = "a_frames_transmitted_ok",
2070 .getter = mlxsw_reg_ppcnt_a_frames_transmitted_ok_get,
2073 .str = "a_frames_received_ok",
2074 .getter = mlxsw_reg_ppcnt_a_frames_received_ok_get,
2077 .str = "a_frame_check_sequence_errors",
2078 .getter = mlxsw_reg_ppcnt_a_frame_check_sequence_errors_get,
2081 .str = "a_alignment_errors",
2082 .getter = mlxsw_reg_ppcnt_a_alignment_errors_get,
2085 .str = "a_octets_transmitted_ok",
2086 .getter = mlxsw_reg_ppcnt_a_octets_transmitted_ok_get,
2089 .str = "a_octets_received_ok",
2090 .getter = mlxsw_reg_ppcnt_a_octets_received_ok_get,
2093 .str = "a_multicast_frames_xmitted_ok",
2094 .getter = mlxsw_reg_ppcnt_a_multicast_frames_xmitted_ok_get,
2097 .str = "a_broadcast_frames_xmitted_ok",
2098 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_xmitted_ok_get,
2101 .str = "a_multicast_frames_received_ok",
2102 .getter = mlxsw_reg_ppcnt_a_multicast_frames_received_ok_get,
2105 .str = "a_broadcast_frames_received_ok",
2106 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_received_ok_get,
2109 .str = "a_in_range_length_errors",
2110 .getter = mlxsw_reg_ppcnt_a_in_range_length_errors_get,
2113 .str = "a_out_of_range_length_field",
2114 .getter = mlxsw_reg_ppcnt_a_out_of_range_length_field_get,
2117 .str = "a_frame_too_long_errors",
2118 .getter = mlxsw_reg_ppcnt_a_frame_too_long_errors_get,
2121 .str = "a_symbol_error_during_carrier",
2122 .getter = mlxsw_reg_ppcnt_a_symbol_error_during_carrier_get,
2125 .str = "a_mac_control_frames_transmitted",
2126 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_transmitted_get,
2129 .str = "a_mac_control_frames_received",
2130 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_received_get,
2133 .str = "a_unsupported_opcodes_received",
2134 .getter = mlxsw_reg_ppcnt_a_unsupported_opcodes_received_get,
2137 .str = "a_pause_mac_ctrl_frames_received",
2138 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_received_get,
2141 .str = "a_pause_mac_ctrl_frames_xmitted",
2142 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_transmitted_get,
2146 #define MLXSW_SP_PORT_HW_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_stats)
2148 static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_rfc_2863_stats[] = {
2150 .str = "if_in_discards",
2151 .getter = mlxsw_reg_ppcnt_if_in_discards_get,
2154 .str = "if_out_discards",
2155 .getter = mlxsw_reg_ppcnt_if_out_discards_get,
2158 .str = "if_out_errors",
2159 .getter = mlxsw_reg_ppcnt_if_out_errors_get,
2163 #define MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN \
2164 ARRAY_SIZE(mlxsw_sp_port_hw_rfc_2863_stats)
2166 static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_rfc_2819_stats[] = {
2168 .str = "ether_stats_undersize_pkts",
2169 .getter = mlxsw_reg_ppcnt_ether_stats_undersize_pkts_get,
2172 .str = "ether_stats_oversize_pkts",
2173 .getter = mlxsw_reg_ppcnt_ether_stats_oversize_pkts_get,
2176 .str = "ether_stats_fragments",
2177 .getter = mlxsw_reg_ppcnt_ether_stats_fragments_get,
2180 .str = "ether_pkts64octets",
2181 .getter = mlxsw_reg_ppcnt_ether_stats_pkts64octets_get,
2184 .str = "ether_pkts65to127octets",
2185 .getter = mlxsw_reg_ppcnt_ether_stats_pkts65to127octets_get,
2188 .str = "ether_pkts128to255octets",
2189 .getter = mlxsw_reg_ppcnt_ether_stats_pkts128to255octets_get,
2192 .str = "ether_pkts256to511octets",
2193 .getter = mlxsw_reg_ppcnt_ether_stats_pkts256to511octets_get,
2196 .str = "ether_pkts512to1023octets",
2197 .getter = mlxsw_reg_ppcnt_ether_stats_pkts512to1023octets_get,
2200 .str = "ether_pkts1024to1518octets",
2201 .getter = mlxsw_reg_ppcnt_ether_stats_pkts1024to1518octets_get,
2204 .str = "ether_pkts1519to2047octets",
2205 .getter = mlxsw_reg_ppcnt_ether_stats_pkts1519to2047octets_get,
2208 .str = "ether_pkts2048to4095octets",
2209 .getter = mlxsw_reg_ppcnt_ether_stats_pkts2048to4095octets_get,
2212 .str = "ether_pkts4096to8191octets",
2213 .getter = mlxsw_reg_ppcnt_ether_stats_pkts4096to8191octets_get,
2216 .str = "ether_pkts8192to10239octets",
2217 .getter = mlxsw_reg_ppcnt_ether_stats_pkts8192to10239octets_get,
2221 #define MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN \
2222 ARRAY_SIZE(mlxsw_sp_port_hw_rfc_2819_stats)
2224 static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_rfc_3635_stats[] = {
2226 .str = "dot3stats_fcs_errors",
2227 .getter = mlxsw_reg_ppcnt_dot3stats_fcs_errors_get,
2230 .str = "dot3stats_symbol_errors",
2231 .getter = mlxsw_reg_ppcnt_dot3stats_symbol_errors_get,
2234 .str = "dot3control_in_unknown_opcodes",
2235 .getter = mlxsw_reg_ppcnt_dot3control_in_unknown_opcodes_get,
2238 .str = "dot3in_pause_frames",
2239 .getter = mlxsw_reg_ppcnt_dot3in_pause_frames_get,
2243 #define MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN \
2244 ARRAY_SIZE(mlxsw_sp_port_hw_rfc_3635_stats)
2246 static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_discard_stats[] = {
2248 .str = "discard_ingress_general",
2249 .getter = mlxsw_reg_ppcnt_ingress_general_get,
2252 .str = "discard_ingress_policy_engine",
2253 .getter = mlxsw_reg_ppcnt_ingress_policy_engine_get,
2256 .str = "discard_ingress_vlan_membership",
2257 .getter = mlxsw_reg_ppcnt_ingress_vlan_membership_get,
2260 .str = "discard_ingress_tag_frame_type",
2261 .getter = mlxsw_reg_ppcnt_ingress_tag_frame_type_get,
2264 .str = "discard_egress_vlan_membership",
2265 .getter = mlxsw_reg_ppcnt_egress_vlan_membership_get,
2268 .str = "discard_loopback_filter",
2269 .getter = mlxsw_reg_ppcnt_loopback_filter_get,
2272 .str = "discard_egress_general",
2273 .getter = mlxsw_reg_ppcnt_egress_general_get,
2276 .str = "discard_egress_hoq",
2277 .getter = mlxsw_reg_ppcnt_egress_hoq_get,
2280 .str = "discard_egress_policy_engine",
2281 .getter = mlxsw_reg_ppcnt_egress_policy_engine_get,
2284 .str = "discard_ingress_tx_link_down",
2285 .getter = mlxsw_reg_ppcnt_ingress_tx_link_down_get,
2288 .str = "discard_egress_stp_filter",
2289 .getter = mlxsw_reg_ppcnt_egress_stp_filter_get,
2292 .str = "discard_egress_sll",
2293 .getter = mlxsw_reg_ppcnt_egress_sll_get,
2297 #define MLXSW_SP_PORT_HW_DISCARD_STATS_LEN \
2298 ARRAY_SIZE(mlxsw_sp_port_hw_discard_stats)
2300 static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_prio_stats[] = {
2302 .str = "rx_octets_prio",
2303 .getter = mlxsw_reg_ppcnt_rx_octets_get,
2306 .str = "rx_frames_prio",
2307 .getter = mlxsw_reg_ppcnt_rx_frames_get,
2310 .str = "tx_octets_prio",
2311 .getter = mlxsw_reg_ppcnt_tx_octets_get,
2314 .str = "tx_frames_prio",
2315 .getter = mlxsw_reg_ppcnt_tx_frames_get,
2318 .str = "rx_pause_prio",
2319 .getter = mlxsw_reg_ppcnt_rx_pause_get,
2322 .str = "rx_pause_duration_prio",
2323 .getter = mlxsw_reg_ppcnt_rx_pause_duration_get,
2326 .str = "tx_pause_prio",
2327 .getter = mlxsw_reg_ppcnt_tx_pause_get,
2330 .str = "tx_pause_duration_prio",
2331 .getter = mlxsw_reg_ppcnt_tx_pause_duration_get,
2335 #define MLXSW_SP_PORT_HW_PRIO_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_prio_stats)
2337 static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_tc_stats[] = {
2339 .str = "tc_transmit_queue_tc",
2340 .getter = mlxsw_reg_ppcnt_tc_transmit_queue_get,
2341 .cells_bytes = true,
2344 .str = "tc_no_buffer_discard_uc_tc",
2345 .getter = mlxsw_reg_ppcnt_tc_no_buffer_discard_uc_get,
2349 #define MLXSW_SP_PORT_HW_TC_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_tc_stats)
2351 #define MLXSW_SP_PORT_ETHTOOL_STATS_LEN (MLXSW_SP_PORT_HW_STATS_LEN + \
2352 MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN + \
2353 MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN + \
2354 MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN + \
2355 MLXSW_SP_PORT_HW_DISCARD_STATS_LEN + \
2356 (MLXSW_SP_PORT_HW_PRIO_STATS_LEN * \
2357 IEEE_8021QAZ_MAX_TCS) + \
2358 (MLXSW_SP_PORT_HW_TC_STATS_LEN * \
2361 static void mlxsw_sp_port_get_prio_strings(u8 **p, int prio)
2365 for (i = 0; i < MLXSW_SP_PORT_HW_PRIO_STATS_LEN; i++) {
2366 snprintf(*p, ETH_GSTRING_LEN, "%.29s_%.1d",
2367 mlxsw_sp_port_hw_prio_stats[i].str, prio);
2368 *p += ETH_GSTRING_LEN;
2372 static void mlxsw_sp_port_get_tc_strings(u8 **p, int tc)
2376 for (i = 0; i < MLXSW_SP_PORT_HW_TC_STATS_LEN; i++) {
2377 snprintf(*p, ETH_GSTRING_LEN, "%.29s_%.1d",
2378 mlxsw_sp_port_hw_tc_stats[i].str, tc);
2379 *p += ETH_GSTRING_LEN;
2383 static void mlxsw_sp_port_get_strings(struct net_device *dev,
2384 u32 stringset, u8 *data)
2386 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
2390 switch (stringset) {
2392 for (i = 0; i < MLXSW_SP_PORT_HW_STATS_LEN; i++) {
2393 memcpy(p, mlxsw_sp_port_hw_stats[i].str,
2395 p += ETH_GSTRING_LEN;
2398 for (i = 0; i < MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN; i++) {
2399 memcpy(p, mlxsw_sp_port_hw_rfc_2863_stats[i].str,
2401 p += ETH_GSTRING_LEN;
2404 for (i = 0; i < MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN; i++) {
2405 memcpy(p, mlxsw_sp_port_hw_rfc_2819_stats[i].str,
2407 p += ETH_GSTRING_LEN;
2410 for (i = 0; i < MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN; i++) {
2411 memcpy(p, mlxsw_sp_port_hw_rfc_3635_stats[i].str,
2413 p += ETH_GSTRING_LEN;
2416 for (i = 0; i < MLXSW_SP_PORT_HW_DISCARD_STATS_LEN; i++) {
2417 memcpy(p, mlxsw_sp_port_hw_discard_stats[i].str,
2419 p += ETH_GSTRING_LEN;
2422 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++)
2423 mlxsw_sp_port_get_prio_strings(&p, i);
2425 for (i = 0; i < TC_MAX_QUEUE; i++)
2426 mlxsw_sp_port_get_tc_strings(&p, i);
2428 mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats_strings(&p);
2433 static int mlxsw_sp_port_set_phys_id(struct net_device *dev,
2434 enum ethtool_phys_id_state state)
2436 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
2437 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2438 char mlcr_pl[MLXSW_REG_MLCR_LEN];
2442 case ETHTOOL_ID_ACTIVE:
2445 case ETHTOOL_ID_INACTIVE:
2452 mlxsw_reg_mlcr_pack(mlcr_pl, mlxsw_sp_port->local_port, active);
2453 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mlcr), mlcr_pl);
2457 mlxsw_sp_get_hw_stats_by_group(struct mlxsw_sp_port_hw_stats **p_hw_stats,
2458 int *p_len, enum mlxsw_reg_ppcnt_grp grp)
2461 case MLXSW_REG_PPCNT_IEEE_8023_CNT:
2462 *p_hw_stats = mlxsw_sp_port_hw_stats;
2463 *p_len = MLXSW_SP_PORT_HW_STATS_LEN;
2465 case MLXSW_REG_PPCNT_RFC_2863_CNT:
2466 *p_hw_stats = mlxsw_sp_port_hw_rfc_2863_stats;
2467 *p_len = MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN;
2469 case MLXSW_REG_PPCNT_RFC_2819_CNT:
2470 *p_hw_stats = mlxsw_sp_port_hw_rfc_2819_stats;
2471 *p_len = MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN;
2473 case MLXSW_REG_PPCNT_RFC_3635_CNT:
2474 *p_hw_stats = mlxsw_sp_port_hw_rfc_3635_stats;
2475 *p_len = MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN;
2477 case MLXSW_REG_PPCNT_DISCARD_CNT:
2478 *p_hw_stats = mlxsw_sp_port_hw_discard_stats;
2479 *p_len = MLXSW_SP_PORT_HW_DISCARD_STATS_LEN;
2481 case MLXSW_REG_PPCNT_PRIO_CNT:
2482 *p_hw_stats = mlxsw_sp_port_hw_prio_stats;
2483 *p_len = MLXSW_SP_PORT_HW_PRIO_STATS_LEN;
2485 case MLXSW_REG_PPCNT_TC_CNT:
2486 *p_hw_stats = mlxsw_sp_port_hw_tc_stats;
2487 *p_len = MLXSW_SP_PORT_HW_TC_STATS_LEN;
2496 static void __mlxsw_sp_port_get_stats(struct net_device *dev,
2497 enum mlxsw_reg_ppcnt_grp grp, int prio,
2498 u64 *data, int data_index)
2500 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
2501 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
2502 struct mlxsw_sp_port_hw_stats *hw_stats;
2503 char ppcnt_pl[MLXSW_REG_PPCNT_LEN];
2507 err = mlxsw_sp_get_hw_stats_by_group(&hw_stats, &len, grp);
2510 mlxsw_sp_port_get_stats_raw(dev, grp, prio, ppcnt_pl);
2511 for (i = 0; i < len; i++) {
2512 data[data_index + i] = hw_stats[i].getter(ppcnt_pl);
2513 if (!hw_stats[i].cells_bytes)
2515 data[data_index + i] = mlxsw_sp_cells_bytes(mlxsw_sp,
2516 data[data_index + i]);
2520 static void mlxsw_sp_port_get_stats(struct net_device *dev,
2521 struct ethtool_stats *stats, u64 *data)
2523 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
2524 int i, data_index = 0;
2526 /* IEEE 802.3 Counters */
2527 __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_IEEE_8023_CNT, 0,
2529 data_index = MLXSW_SP_PORT_HW_STATS_LEN;
2531 /* RFC 2863 Counters */
2532 __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_RFC_2863_CNT, 0,
2534 data_index += MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN;
2536 /* RFC 2819 Counters */
2537 __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_RFC_2819_CNT, 0,
2539 data_index += MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN;
2541 /* RFC 3635 Counters */
2542 __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_RFC_3635_CNT, 0,
2544 data_index += MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN;
2546 /* Discard Counters */
2547 __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_DISCARD_CNT, 0,
2549 data_index += MLXSW_SP_PORT_HW_DISCARD_STATS_LEN;
2551 /* Per-Priority Counters */
2552 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
2553 __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_PRIO_CNT, i,
2555 data_index += MLXSW_SP_PORT_HW_PRIO_STATS_LEN;
2558 /* Per-TC Counters */
2559 for (i = 0; i < TC_MAX_QUEUE; i++) {
2560 __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_TC_CNT, i,
2562 data_index += MLXSW_SP_PORT_HW_TC_STATS_LEN;
2566 mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats(mlxsw_sp_port,
2568 data_index += mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats_count();
2571 static int mlxsw_sp_port_get_sset_count(struct net_device *dev, int sset)
2573 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
2577 return MLXSW_SP_PORT_ETHTOOL_STATS_LEN +
2578 mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats_count();
2584 struct mlxsw_sp1_port_link_mode {
2585 enum ethtool_link_mode_bit_indices mask_ethtool;
2590 static const struct mlxsw_sp1_port_link_mode mlxsw_sp1_port_link_mode[] = {
2592 .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_T,
2593 .mask_ethtool = ETHTOOL_LINK_MODE_100baseT_Full_BIT,
2597 .mask = MLXSW_REG_PTYS_ETH_SPEED_SGMII |
2598 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX,
2599 .mask_ethtool = ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
2600 .speed = SPEED_1000,
2603 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_T,
2604 .mask_ethtool = ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
2605 .speed = SPEED_10000,
2608 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 |
2609 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4,
2610 .mask_ethtool = ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT,
2611 .speed = SPEED_10000,
2614 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
2615 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
2616 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
2617 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR,
2618 .mask_ethtool = ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
2619 .speed = SPEED_10000,
2622 .mask = MLXSW_REG_PTYS_ETH_SPEED_20GBASE_KR2,
2623 .mask_ethtool = ETHTOOL_LINK_MODE_20000baseKR2_Full_BIT,
2624 .speed = SPEED_20000,
2627 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4,
2628 .mask_ethtool = ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT,
2629 .speed = SPEED_40000,
2632 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4,
2633 .mask_ethtool = ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT,
2634 .speed = SPEED_40000,
2637 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4,
2638 .mask_ethtool = ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT,
2639 .speed = SPEED_40000,
2642 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4,
2643 .mask_ethtool = ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT,
2644 .speed = SPEED_40000,
2647 .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR,
2648 .mask_ethtool = ETHTOOL_LINK_MODE_25000baseCR_Full_BIT,
2649 .speed = SPEED_25000,
2652 .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR,
2653 .mask_ethtool = ETHTOOL_LINK_MODE_25000baseKR_Full_BIT,
2654 .speed = SPEED_25000,
2657 .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR,
2658 .mask_ethtool = ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
2659 .speed = SPEED_25000,
2662 .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2,
2663 .mask_ethtool = ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT,
2664 .speed = SPEED_50000,
2667 .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2,
2668 .mask_ethtool = ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT,
2669 .speed = SPEED_50000,
2672 .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_SR2,
2673 .mask_ethtool = ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
2674 .speed = SPEED_50000,
2677 .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4,
2678 .mask_ethtool = ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT,
2679 .speed = SPEED_100000,
2682 .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4,
2683 .mask_ethtool = ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
2684 .speed = SPEED_100000,
2687 .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4,
2688 .mask_ethtool = ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT,
2689 .speed = SPEED_100000,
2692 .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4,
2693 .mask_ethtool = ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT,
2694 .speed = SPEED_100000,
2698 #define MLXSW_SP1_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sp1_port_link_mode)
2701 mlxsw_sp1_from_ptys_supported_port(struct mlxsw_sp *mlxsw_sp,
2703 struct ethtool_link_ksettings *cmd)
2705 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
2706 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
2707 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
2708 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
2709 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
2710 MLXSW_REG_PTYS_ETH_SPEED_SGMII))
2711 ethtool_link_ksettings_add_link_mode(cmd, supported, FIBRE);
2713 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
2714 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
2715 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
2716 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
2717 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX))
2718 ethtool_link_ksettings_add_link_mode(cmd, supported, Backplane);
2722 mlxsw_sp1_from_ptys_link(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto,
2723 u8 width, unsigned long *mode)
2727 for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
2728 if (ptys_eth_proto & mlxsw_sp1_port_link_mode[i].mask)
2729 __set_bit(mlxsw_sp1_port_link_mode[i].mask_ethtool,
2735 mlxsw_sp1_from_ptys_speed(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto)
2739 for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
2740 if (ptys_eth_proto & mlxsw_sp1_port_link_mode[i].mask)
2741 return mlxsw_sp1_port_link_mode[i].speed;
2744 return SPEED_UNKNOWN;
2748 mlxsw_sp1_from_ptys_speed_duplex(struct mlxsw_sp *mlxsw_sp, bool carrier_ok,
2750 struct ethtool_link_ksettings *cmd)
2752 cmd->base.speed = SPEED_UNKNOWN;
2753 cmd->base.duplex = DUPLEX_UNKNOWN;
2758 cmd->base.speed = mlxsw_sp1_from_ptys_speed(mlxsw_sp, ptys_eth_proto);
2759 if (cmd->base.speed != SPEED_UNKNOWN)
2760 cmd->base.duplex = DUPLEX_FULL;
2764 mlxsw_sp1_to_ptys_advert_link(struct mlxsw_sp *mlxsw_sp, u8 width,
2765 const struct ethtool_link_ksettings *cmd)
2770 for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
2771 if (test_bit(mlxsw_sp1_port_link_mode[i].mask_ethtool,
2772 cmd->link_modes.advertising))
2773 ptys_proto |= mlxsw_sp1_port_link_mode[i].mask;
2778 static u32 mlxsw_sp1_to_ptys_speed(struct mlxsw_sp *mlxsw_sp, u8 width,
2784 for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
2785 if (speed == mlxsw_sp1_port_link_mode[i].speed)
2786 ptys_proto |= mlxsw_sp1_port_link_mode[i].mask;
2792 mlxsw_sp1_to_ptys_upper_speed(struct mlxsw_sp *mlxsw_sp, u32 upper_speed)
2797 for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
2798 if (mlxsw_sp1_port_link_mode[i].speed <= upper_speed)
2799 ptys_proto |= mlxsw_sp1_port_link_mode[i].mask;
2805 mlxsw_sp1_port_speed_base(struct mlxsw_sp *mlxsw_sp, u8 local_port,
2808 *base_speed = MLXSW_SP_PORT_BASE_SPEED_25G;
2813 mlxsw_sp1_reg_ptys_eth_pack(struct mlxsw_sp *mlxsw_sp, char *payload,
2814 u8 local_port, u32 proto_admin, bool autoneg)
2816 mlxsw_reg_ptys_eth_pack(payload, local_port, proto_admin, autoneg);
2820 mlxsw_sp1_reg_ptys_eth_unpack(struct mlxsw_sp *mlxsw_sp, char *payload,
2821 u32 *p_eth_proto_cap, u32 *p_eth_proto_admin,
2822 u32 *p_eth_proto_oper)
2824 mlxsw_reg_ptys_eth_unpack(payload, p_eth_proto_cap, p_eth_proto_admin,
2828 static const struct mlxsw_sp_port_type_speed_ops
2829 mlxsw_sp1_port_type_speed_ops = {
2830 .from_ptys_supported_port = mlxsw_sp1_from_ptys_supported_port,
2831 .from_ptys_link = mlxsw_sp1_from_ptys_link,
2832 .from_ptys_speed = mlxsw_sp1_from_ptys_speed,
2833 .from_ptys_speed_duplex = mlxsw_sp1_from_ptys_speed_duplex,
2834 .to_ptys_advert_link = mlxsw_sp1_to_ptys_advert_link,
2835 .to_ptys_speed = mlxsw_sp1_to_ptys_speed,
2836 .to_ptys_upper_speed = mlxsw_sp1_to_ptys_upper_speed,
2837 .port_speed_base = mlxsw_sp1_port_speed_base,
2838 .reg_ptys_eth_pack = mlxsw_sp1_reg_ptys_eth_pack,
2839 .reg_ptys_eth_unpack = mlxsw_sp1_reg_ptys_eth_unpack,
2842 static const enum ethtool_link_mode_bit_indices
2843 mlxsw_sp2_mask_ethtool_sgmii_100m[] = {
2844 ETHTOOL_LINK_MODE_100baseT_Full_BIT,
2847 #define MLXSW_SP2_MASK_ETHTOOL_SGMII_100M_LEN \
2848 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_sgmii_100m)
2850 static const enum ethtool_link_mode_bit_indices
2851 mlxsw_sp2_mask_ethtool_1000base_x_sgmii[] = {
2852 ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
2853 ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
2856 #define MLXSW_SP2_MASK_ETHTOOL_1000BASE_X_SGMII_LEN \
2857 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_1000base_x_sgmii)
2859 static const enum ethtool_link_mode_bit_indices
2860 mlxsw_sp2_mask_ethtool_2_5gbase_x_2_5gmii[] = {
2861 ETHTOOL_LINK_MODE_2500baseX_Full_BIT,
2864 #define MLXSW_SP2_MASK_ETHTOOL_2_5GBASE_X_2_5GMII_LEN \
2865 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_2_5gbase_x_2_5gmii)
2867 static const enum ethtool_link_mode_bit_indices
2868 mlxsw_sp2_mask_ethtool_5gbase_r[] = {
2869 ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
2872 #define MLXSW_SP2_MASK_ETHTOOL_5GBASE_R_LEN \
2873 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_5gbase_r)
2875 static const enum ethtool_link_mode_bit_indices
2876 mlxsw_sp2_mask_ethtool_xfi_xaui_1_10g[] = {
2877 ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
2878 ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
2879 ETHTOOL_LINK_MODE_10000baseR_FEC_BIT,
2880 ETHTOOL_LINK_MODE_10000baseCR_Full_BIT,
2881 ETHTOOL_LINK_MODE_10000baseSR_Full_BIT,
2882 ETHTOOL_LINK_MODE_10000baseLR_Full_BIT,
2883 ETHTOOL_LINK_MODE_10000baseER_Full_BIT,
2886 #define MLXSW_SP2_MASK_ETHTOOL_XFI_XAUI_1_10G_LEN \
2887 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_xfi_xaui_1_10g)
2889 static const enum ethtool_link_mode_bit_indices
2890 mlxsw_sp2_mask_ethtool_xlaui_4_xlppi_4_40g[] = {
2891 ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT,
2892 ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT,
2893 ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT,
2894 ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT,
2897 #define MLXSW_SP2_MASK_ETHTOOL_XLAUI_4_XLPPI_4_40G_LEN \
2898 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_xlaui_4_xlppi_4_40g)
2900 static const enum ethtool_link_mode_bit_indices
2901 mlxsw_sp2_mask_ethtool_25gaui_1_25gbase_cr_kr[] = {
2902 ETHTOOL_LINK_MODE_25000baseCR_Full_BIT,
2903 ETHTOOL_LINK_MODE_25000baseKR_Full_BIT,
2904 ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
2907 #define MLXSW_SP2_MASK_ETHTOOL_25GAUI_1_25GBASE_CR_KR_LEN \
2908 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_25gaui_1_25gbase_cr_kr)
2910 static const enum ethtool_link_mode_bit_indices
2911 mlxsw_sp2_mask_ethtool_50gaui_2_laui_2_50gbase_cr2_kr2[] = {
2912 ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT,
2913 ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT,
2914 ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
2917 #define MLXSW_SP2_MASK_ETHTOOL_50GAUI_2_LAUI_2_50GBASE_CR2_KR2_LEN \
2918 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_50gaui_2_laui_2_50gbase_cr2_kr2)
2920 static const enum ethtool_link_mode_bit_indices
2921 mlxsw_sp2_mask_ethtool_50gaui_1_laui_1_50gbase_cr_kr[] = {
2922 ETHTOOL_LINK_MODE_50000baseKR_Full_BIT,
2923 ETHTOOL_LINK_MODE_50000baseSR_Full_BIT,
2924 ETHTOOL_LINK_MODE_50000baseCR_Full_BIT,
2925 ETHTOOL_LINK_MODE_50000baseLR_ER_FR_Full_BIT,
2926 ETHTOOL_LINK_MODE_50000baseDR_Full_BIT,
2929 #define MLXSW_SP2_MASK_ETHTOOL_50GAUI_1_LAUI_1_50GBASE_CR_KR_LEN \
2930 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_50gaui_1_laui_1_50gbase_cr_kr)
2932 static const enum ethtool_link_mode_bit_indices
2933 mlxsw_sp2_mask_ethtool_caui_4_100gbase_cr4_kr4[] = {
2934 ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT,
2935 ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
2936 ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT,
2937 ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT,
2940 #define MLXSW_SP2_MASK_ETHTOOL_CAUI_4_100GBASE_CR4_KR4_LEN \
2941 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_caui_4_100gbase_cr4_kr4)
2943 static const enum ethtool_link_mode_bit_indices
2944 mlxsw_sp2_mask_ethtool_100gaui_2_100gbase_cr2_kr2[] = {
2945 ETHTOOL_LINK_MODE_100000baseKR2_Full_BIT,
2946 ETHTOOL_LINK_MODE_100000baseSR2_Full_BIT,
2947 ETHTOOL_LINK_MODE_100000baseCR2_Full_BIT,
2948 ETHTOOL_LINK_MODE_100000baseLR2_ER2_FR2_Full_BIT,
2949 ETHTOOL_LINK_MODE_100000baseDR2_Full_BIT,
2952 #define MLXSW_SP2_MASK_ETHTOOL_100GAUI_2_100GBASE_CR2_KR2_LEN \
2953 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_100gaui_2_100gbase_cr2_kr2)
2955 static const enum ethtool_link_mode_bit_indices
2956 mlxsw_sp2_mask_ethtool_200gaui_4_200gbase_cr4_kr4[] = {
2957 ETHTOOL_LINK_MODE_200000baseKR4_Full_BIT,
2958 ETHTOOL_LINK_MODE_200000baseSR4_Full_BIT,
2959 ETHTOOL_LINK_MODE_200000baseLR4_ER4_FR4_Full_BIT,
2960 ETHTOOL_LINK_MODE_200000baseDR4_Full_BIT,
2961 ETHTOOL_LINK_MODE_200000baseCR4_Full_BIT,
2964 #define MLXSW_SP2_MASK_ETHTOOL_200GAUI_4_200GBASE_CR4_KR4_LEN \
2965 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_200gaui_4_200gbase_cr4_kr4)
2967 static const enum ethtool_link_mode_bit_indices
2968 mlxsw_sp2_mask_ethtool_400gaui_8[] = {
2969 ETHTOOL_LINK_MODE_400000baseKR8_Full_BIT,
2970 ETHTOOL_LINK_MODE_400000baseSR8_Full_BIT,
2971 ETHTOOL_LINK_MODE_400000baseLR8_ER8_FR8_Full_BIT,
2972 ETHTOOL_LINK_MODE_400000baseDR8_Full_BIT,
2973 ETHTOOL_LINK_MODE_400000baseCR8_Full_BIT,
2976 #define MLXSW_SP2_MASK_ETHTOOL_400GAUI_8_LEN \
2977 ARRAY_SIZE(mlxsw_sp2_mask_ethtool_400gaui_8)
2979 #define MLXSW_SP_PORT_MASK_WIDTH_1X BIT(0)
2980 #define MLXSW_SP_PORT_MASK_WIDTH_2X BIT(1)
2981 #define MLXSW_SP_PORT_MASK_WIDTH_4X BIT(2)
2982 #define MLXSW_SP_PORT_MASK_WIDTH_8X BIT(3)
2984 static u8 mlxsw_sp_port_mask_width_get(u8 width)
2988 return MLXSW_SP_PORT_MASK_WIDTH_1X;
2990 return MLXSW_SP_PORT_MASK_WIDTH_2X;
2992 return MLXSW_SP_PORT_MASK_WIDTH_4X;
2994 return MLXSW_SP_PORT_MASK_WIDTH_8X;
3001 struct mlxsw_sp2_port_link_mode {
3002 const enum ethtool_link_mode_bit_indices *mask_ethtool;
3009 static const struct mlxsw_sp2_port_link_mode mlxsw_sp2_port_link_mode[] = {
3011 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_SGMII_100M,
3012 .mask_ethtool = mlxsw_sp2_mask_ethtool_sgmii_100m,
3013 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_SGMII_100M_LEN,
3014 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
3015 MLXSW_SP_PORT_MASK_WIDTH_2X |
3016 MLXSW_SP_PORT_MASK_WIDTH_4X |
3017 MLXSW_SP_PORT_MASK_WIDTH_8X,
3021 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_1000BASE_X_SGMII,
3022 .mask_ethtool = mlxsw_sp2_mask_ethtool_1000base_x_sgmii,
3023 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_1000BASE_X_SGMII_LEN,
3024 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
3025 MLXSW_SP_PORT_MASK_WIDTH_2X |
3026 MLXSW_SP_PORT_MASK_WIDTH_4X |
3027 MLXSW_SP_PORT_MASK_WIDTH_8X,
3028 .speed = SPEED_1000,
3031 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_2_5GBASE_X_2_5GMII,
3032 .mask_ethtool = mlxsw_sp2_mask_ethtool_2_5gbase_x_2_5gmii,
3033 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_2_5GBASE_X_2_5GMII_LEN,
3034 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
3035 MLXSW_SP_PORT_MASK_WIDTH_2X |
3036 MLXSW_SP_PORT_MASK_WIDTH_4X |
3037 MLXSW_SP_PORT_MASK_WIDTH_8X,
3038 .speed = SPEED_2500,
3041 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_5GBASE_R,
3042 .mask_ethtool = mlxsw_sp2_mask_ethtool_5gbase_r,
3043 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_5GBASE_R_LEN,
3044 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
3045 MLXSW_SP_PORT_MASK_WIDTH_2X |
3046 MLXSW_SP_PORT_MASK_WIDTH_4X |
3047 MLXSW_SP_PORT_MASK_WIDTH_8X,
3048 .speed = SPEED_5000,
3051 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_XFI_XAUI_1_10G,
3052 .mask_ethtool = mlxsw_sp2_mask_ethtool_xfi_xaui_1_10g,
3053 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_XFI_XAUI_1_10G_LEN,
3054 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
3055 MLXSW_SP_PORT_MASK_WIDTH_2X |
3056 MLXSW_SP_PORT_MASK_WIDTH_4X |
3057 MLXSW_SP_PORT_MASK_WIDTH_8X,
3058 .speed = SPEED_10000,
3061 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_XLAUI_4_XLPPI_4_40G,
3062 .mask_ethtool = mlxsw_sp2_mask_ethtool_xlaui_4_xlppi_4_40g,
3063 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_XLAUI_4_XLPPI_4_40G_LEN,
3064 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_4X |
3065 MLXSW_SP_PORT_MASK_WIDTH_8X,
3066 .speed = SPEED_40000,
3069 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_25GAUI_1_25GBASE_CR_KR,
3070 .mask_ethtool = mlxsw_sp2_mask_ethtool_25gaui_1_25gbase_cr_kr,
3071 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_25GAUI_1_25GBASE_CR_KR_LEN,
3072 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
3073 MLXSW_SP_PORT_MASK_WIDTH_2X |
3074 MLXSW_SP_PORT_MASK_WIDTH_4X |
3075 MLXSW_SP_PORT_MASK_WIDTH_8X,
3076 .speed = SPEED_25000,
3079 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_2_LAUI_2_50GBASE_CR2_KR2,
3080 .mask_ethtool = mlxsw_sp2_mask_ethtool_50gaui_2_laui_2_50gbase_cr2_kr2,
3081 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_50GAUI_2_LAUI_2_50GBASE_CR2_KR2_LEN,
3082 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_2X |
3083 MLXSW_SP_PORT_MASK_WIDTH_4X |
3084 MLXSW_SP_PORT_MASK_WIDTH_8X,
3085 .speed = SPEED_50000,
3088 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_1_LAUI_1_50GBASE_CR_KR,
3089 .mask_ethtool = mlxsw_sp2_mask_ethtool_50gaui_1_laui_1_50gbase_cr_kr,
3090 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_50GAUI_1_LAUI_1_50GBASE_CR_KR_LEN,
3091 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X,
3092 .speed = SPEED_50000,
3095 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_CAUI_4_100GBASE_CR4_KR4,
3096 .mask_ethtool = mlxsw_sp2_mask_ethtool_caui_4_100gbase_cr4_kr4,
3097 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_CAUI_4_100GBASE_CR4_KR4_LEN,
3098 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_4X |
3099 MLXSW_SP_PORT_MASK_WIDTH_8X,
3100 .speed = SPEED_100000,
3103 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_100GAUI_2_100GBASE_CR2_KR2,
3104 .mask_ethtool = mlxsw_sp2_mask_ethtool_100gaui_2_100gbase_cr2_kr2,
3105 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_100GAUI_2_100GBASE_CR2_KR2_LEN,
3106 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_2X,
3107 .speed = SPEED_100000,
3110 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_200GAUI_4_200GBASE_CR4_KR4,
3111 .mask_ethtool = mlxsw_sp2_mask_ethtool_200gaui_4_200gbase_cr4_kr4,
3112 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_200GAUI_4_200GBASE_CR4_KR4_LEN,
3113 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_4X |
3114 MLXSW_SP_PORT_MASK_WIDTH_8X,
3115 .speed = SPEED_200000,
3118 .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_400GAUI_8,
3119 .mask_ethtool = mlxsw_sp2_mask_ethtool_400gaui_8,
3120 .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_400GAUI_8_LEN,
3121 .mask_width = MLXSW_SP_PORT_MASK_WIDTH_8X,
3122 .speed = SPEED_400000,
3126 #define MLXSW_SP2_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sp2_port_link_mode)
3129 mlxsw_sp2_from_ptys_supported_port(struct mlxsw_sp *mlxsw_sp,
3131 struct ethtool_link_ksettings *cmd)
3133 ethtool_link_ksettings_add_link_mode(cmd, supported, FIBRE);
3134 ethtool_link_ksettings_add_link_mode(cmd, supported, Backplane);
3138 mlxsw_sp2_set_bit_ethtool(const struct mlxsw_sp2_port_link_mode *link_mode,
3139 unsigned long *mode)
3143 for (i = 0; i < link_mode->m_ethtool_len; i++)
3144 __set_bit(link_mode->mask_ethtool[i], mode);
3148 mlxsw_sp2_from_ptys_link(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto,
3149 u8 width, unsigned long *mode)
3151 u8 mask_width = mlxsw_sp_port_mask_width_get(width);
3154 for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
3155 if ((ptys_eth_proto & mlxsw_sp2_port_link_mode[i].mask) &&
3156 (mask_width & mlxsw_sp2_port_link_mode[i].mask_width))
3157 mlxsw_sp2_set_bit_ethtool(&mlxsw_sp2_port_link_mode[i],
3163 mlxsw_sp2_from_ptys_speed(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto)
3167 for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
3168 if (ptys_eth_proto & mlxsw_sp2_port_link_mode[i].mask)
3169 return mlxsw_sp2_port_link_mode[i].speed;
3172 return SPEED_UNKNOWN;
3176 mlxsw_sp2_from_ptys_speed_duplex(struct mlxsw_sp *mlxsw_sp, bool carrier_ok,
3178 struct ethtool_link_ksettings *cmd)
3180 cmd->base.speed = SPEED_UNKNOWN;
3181 cmd->base.duplex = DUPLEX_UNKNOWN;
3186 cmd->base.speed = mlxsw_sp2_from_ptys_speed(mlxsw_sp, ptys_eth_proto);
3187 if (cmd->base.speed != SPEED_UNKNOWN)
3188 cmd->base.duplex = DUPLEX_FULL;
3192 mlxsw_sp2_test_bit_ethtool(const struct mlxsw_sp2_port_link_mode *link_mode,
3193 const unsigned long *mode)
3198 for (i = 0; i < link_mode->m_ethtool_len; i++) {
3199 if (test_bit(link_mode->mask_ethtool[i], mode))
3203 return cnt == link_mode->m_ethtool_len;
3207 mlxsw_sp2_to_ptys_advert_link(struct mlxsw_sp *mlxsw_sp, u8 width,
3208 const struct ethtool_link_ksettings *cmd)
3210 u8 mask_width = mlxsw_sp_port_mask_width_get(width);
3214 for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
3215 if ((mask_width & mlxsw_sp2_port_link_mode[i].mask_width) &&
3216 mlxsw_sp2_test_bit_ethtool(&mlxsw_sp2_port_link_mode[i],
3217 cmd->link_modes.advertising))
3218 ptys_proto |= mlxsw_sp2_port_link_mode[i].mask;
3223 static u32 mlxsw_sp2_to_ptys_speed(struct mlxsw_sp *mlxsw_sp,
3224 u8 width, u32 speed)
3226 u8 mask_width = mlxsw_sp_port_mask_width_get(width);
3230 for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
3231 if ((speed == mlxsw_sp2_port_link_mode[i].speed) &&
3232 (mask_width & mlxsw_sp2_port_link_mode[i].mask_width))
3233 ptys_proto |= mlxsw_sp2_port_link_mode[i].mask;
3239 mlxsw_sp2_to_ptys_upper_speed(struct mlxsw_sp *mlxsw_sp, u32 upper_speed)
3244 for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
3245 if (mlxsw_sp2_port_link_mode[i].speed <= upper_speed)
3246 ptys_proto |= mlxsw_sp2_port_link_mode[i].mask;
3252 mlxsw_sp2_port_speed_base(struct mlxsw_sp *mlxsw_sp, u8 local_port,
3255 char ptys_pl[MLXSW_REG_PTYS_LEN];
3259 /* In Spectrum-2, the speed of 1x can change from port to port, so query
3262 mlxsw_reg_ptys_ext_eth_pack(ptys_pl, local_port, 0, false);
3263 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
3266 mlxsw_reg_ptys_ext_eth_unpack(ptys_pl, ð_proto_cap, NULL, NULL);
3269 MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_1_LAUI_1_50GBASE_CR_KR) {
3270 *base_speed = MLXSW_SP_PORT_BASE_SPEED_50G;
3275 MLXSW_REG_PTYS_EXT_ETH_SPEED_25GAUI_1_25GBASE_CR_KR) {
3276 *base_speed = MLXSW_SP_PORT_BASE_SPEED_25G;
3284 mlxsw_sp2_reg_ptys_eth_pack(struct mlxsw_sp *mlxsw_sp, char *payload,
3285 u8 local_port, u32 proto_admin,
3288 mlxsw_reg_ptys_ext_eth_pack(payload, local_port, proto_admin, autoneg);
3292 mlxsw_sp2_reg_ptys_eth_unpack(struct mlxsw_sp *mlxsw_sp, char *payload,
3293 u32 *p_eth_proto_cap, u32 *p_eth_proto_admin,
3294 u32 *p_eth_proto_oper)
3296 mlxsw_reg_ptys_ext_eth_unpack(payload, p_eth_proto_cap,
3297 p_eth_proto_admin, p_eth_proto_oper);
3300 static const struct mlxsw_sp_port_type_speed_ops
3301 mlxsw_sp2_port_type_speed_ops = {
3302 .from_ptys_supported_port = mlxsw_sp2_from_ptys_supported_port,
3303 .from_ptys_link = mlxsw_sp2_from_ptys_link,
3304 .from_ptys_speed = mlxsw_sp2_from_ptys_speed,
3305 .from_ptys_speed_duplex = mlxsw_sp2_from_ptys_speed_duplex,
3306 .to_ptys_advert_link = mlxsw_sp2_to_ptys_advert_link,
3307 .to_ptys_speed = mlxsw_sp2_to_ptys_speed,
3308 .to_ptys_upper_speed = mlxsw_sp2_to_ptys_upper_speed,
3309 .port_speed_base = mlxsw_sp2_port_speed_base,
3310 .reg_ptys_eth_pack = mlxsw_sp2_reg_ptys_eth_pack,
3311 .reg_ptys_eth_unpack = mlxsw_sp2_reg_ptys_eth_unpack,
3315 mlxsw_sp_port_get_link_supported(struct mlxsw_sp *mlxsw_sp, u32 eth_proto_cap,
3316 u8 width, struct ethtool_link_ksettings *cmd)
3318 const struct mlxsw_sp_port_type_speed_ops *ops;
3320 ops = mlxsw_sp->port_type_speed_ops;
3322 ethtool_link_ksettings_add_link_mode(cmd, supported, Asym_Pause);
3323 ethtool_link_ksettings_add_link_mode(cmd, supported, Autoneg);
3324 ethtool_link_ksettings_add_link_mode(cmd, supported, Pause);
3326 ops->from_ptys_supported_port(mlxsw_sp, eth_proto_cap, cmd);
3327 ops->from_ptys_link(mlxsw_sp, eth_proto_cap, width,
3328 cmd->link_modes.supported);
3332 mlxsw_sp_port_get_link_advertise(struct mlxsw_sp *mlxsw_sp,
3333 u32 eth_proto_admin, bool autoneg, u8 width,
3334 struct ethtool_link_ksettings *cmd)
3336 const struct mlxsw_sp_port_type_speed_ops *ops;
3338 ops = mlxsw_sp->port_type_speed_ops;
3343 ethtool_link_ksettings_add_link_mode(cmd, advertising, Autoneg);
3344 ops->from_ptys_link(mlxsw_sp, eth_proto_admin, width,
3345 cmd->link_modes.advertising);
3349 mlxsw_sp_port_connector_port(enum mlxsw_reg_ptys_connector_type connector_type)
3351 switch (connector_type) {
3352 case MLXSW_REG_PTYS_CONNECTOR_TYPE_UNKNOWN_OR_NO_CONNECTOR:
3354 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_NONE:
3356 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_TP:
3358 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_AUI:
3360 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_BNC:
3362 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_MII:
3364 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_FIBRE:
3366 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_DA:
3368 case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_OTHER:
3376 static int mlxsw_sp_port_get_link_ksettings(struct net_device *dev,
3377 struct ethtool_link_ksettings *cmd)
3379 u32 eth_proto_cap, eth_proto_admin, eth_proto_oper;
3380 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
3381 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3382 const struct mlxsw_sp_port_type_speed_ops *ops;
3383 char ptys_pl[MLXSW_REG_PTYS_LEN];
3388 ops = mlxsw_sp->port_type_speed_ops;
3390 autoneg = mlxsw_sp_port->link.autoneg;
3391 ops->reg_ptys_eth_pack(mlxsw_sp, ptys_pl, mlxsw_sp_port->local_port,
3393 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
3396 ops->reg_ptys_eth_unpack(mlxsw_sp, ptys_pl, ð_proto_cap,
3397 ð_proto_admin, ð_proto_oper);
3399 mlxsw_sp_port_get_link_supported(mlxsw_sp, eth_proto_cap,
3400 mlxsw_sp_port->mapping.width, cmd);
3402 mlxsw_sp_port_get_link_advertise(mlxsw_sp, eth_proto_admin, autoneg,
3403 mlxsw_sp_port->mapping.width, cmd);
3405 cmd->base.autoneg = autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE;
3406 connector_type = mlxsw_reg_ptys_connector_type_get(ptys_pl);
3407 cmd->base.port = mlxsw_sp_port_connector_port(connector_type);
3408 ops->from_ptys_speed_duplex(mlxsw_sp, netif_carrier_ok(dev),
3409 eth_proto_oper, cmd);
3415 mlxsw_sp_port_set_link_ksettings(struct net_device *dev,
3416 const struct ethtool_link_ksettings *cmd)
3418 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
3419 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3420 const struct mlxsw_sp_port_type_speed_ops *ops;
3421 char ptys_pl[MLXSW_REG_PTYS_LEN];
3422 u32 eth_proto_cap, eth_proto_new;
3426 ops = mlxsw_sp->port_type_speed_ops;
3428 ops->reg_ptys_eth_pack(mlxsw_sp, ptys_pl, mlxsw_sp_port->local_port,
3430 err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
3433 ops->reg_ptys_eth_unpack(mlxsw_sp, ptys_pl, ð_proto_cap, NULL, NULL);
3435 autoneg = cmd->base.autoneg == AUTONEG_ENABLE;
3436 eth_proto_new = autoneg ?
3437 ops->to_ptys_advert_link(mlxsw_sp, mlxsw_sp_port->mapping.width,
3439 ops->to_ptys_speed(mlxsw_sp, mlxsw_sp_port->mapping.width,
3442 eth_proto_new = eth_proto_new & eth_proto_cap;
3443 if (!eth_proto_new) {
3444 netdev_err(dev, "No supported speed requested\n");
3448 ops->reg_ptys_eth_pack(mlxsw_sp, ptys_pl, mlxsw_sp_port->local_port,
3449 eth_proto_new, autoneg);
3450 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
3454 mlxsw_sp_port->link.autoneg = autoneg;
3456 if (!netif_running(dev))
3459 mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
3460 mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true);
3465 static int mlxsw_sp_get_module_info(struct net_device *netdev,
3466 struct ethtool_modinfo *modinfo)
3468 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(netdev);
3469 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3472 err = mlxsw_env_get_module_info(mlxsw_sp->core,
3473 mlxsw_sp_port->mapping.module,
3479 static int mlxsw_sp_get_module_eeprom(struct net_device *netdev,
3480 struct ethtool_eeprom *ee,
3483 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(netdev);
3484 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3487 err = mlxsw_env_get_module_eeprom(netdev, mlxsw_sp->core,
3488 mlxsw_sp_port->mapping.module, ee,
3495 mlxsw_sp_get_ts_info(struct net_device *netdev, struct ethtool_ts_info *info)
3497 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(netdev);
3498 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3500 return mlxsw_sp->ptp_ops->get_ts_info(mlxsw_sp, info);
3503 static const struct ethtool_ops mlxsw_sp_port_ethtool_ops = {
3504 .get_drvinfo = mlxsw_sp_port_get_drvinfo,
3505 .get_link = ethtool_op_get_link,
3506 .get_pauseparam = mlxsw_sp_port_get_pauseparam,
3507 .set_pauseparam = mlxsw_sp_port_set_pauseparam,
3508 .get_strings = mlxsw_sp_port_get_strings,
3509 .set_phys_id = mlxsw_sp_port_set_phys_id,
3510 .get_ethtool_stats = mlxsw_sp_port_get_stats,
3511 .get_sset_count = mlxsw_sp_port_get_sset_count,
3512 .get_link_ksettings = mlxsw_sp_port_get_link_ksettings,
3513 .set_link_ksettings = mlxsw_sp_port_set_link_ksettings,
3514 .get_module_info = mlxsw_sp_get_module_info,
3515 .get_module_eeprom = mlxsw_sp_get_module_eeprom,
3516 .get_ts_info = mlxsw_sp_get_ts_info,
3520 mlxsw_sp_port_speed_by_width_set(struct mlxsw_sp_port *mlxsw_sp_port)
3522 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3523 const struct mlxsw_sp_port_type_speed_ops *ops;
3524 char ptys_pl[MLXSW_REG_PTYS_LEN];
3525 u32 eth_proto_admin;
3530 ops = mlxsw_sp->port_type_speed_ops;
3532 err = ops->port_speed_base(mlxsw_sp, mlxsw_sp_port->local_port,
3536 upper_speed = base_speed * mlxsw_sp_port->mapping.width;
3538 eth_proto_admin = ops->to_ptys_upper_speed(mlxsw_sp, upper_speed);
3539 ops->reg_ptys_eth_pack(mlxsw_sp, ptys_pl, mlxsw_sp_port->local_port,
3540 eth_proto_admin, mlxsw_sp_port->link.autoneg);
3541 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
3544 int mlxsw_sp_port_ets_set(struct mlxsw_sp_port *mlxsw_sp_port,
3545 enum mlxsw_reg_qeec_hr hr, u8 index, u8 next_index,
3546 bool dwrr, u8 dwrr_weight)
3548 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3549 char qeec_pl[MLXSW_REG_QEEC_LEN];
3551 mlxsw_reg_qeec_pack(qeec_pl, mlxsw_sp_port->local_port, hr, index,
3553 mlxsw_reg_qeec_de_set(qeec_pl, true);
3554 mlxsw_reg_qeec_dwrr_set(qeec_pl, dwrr);
3555 mlxsw_reg_qeec_dwrr_weight_set(qeec_pl, dwrr_weight);
3556 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qeec), qeec_pl);
3559 int mlxsw_sp_port_ets_maxrate_set(struct mlxsw_sp_port *mlxsw_sp_port,
3560 enum mlxsw_reg_qeec_hr hr, u8 index,
3561 u8 next_index, u32 maxrate)
3563 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3564 char qeec_pl[MLXSW_REG_QEEC_LEN];
3566 mlxsw_reg_qeec_pack(qeec_pl, mlxsw_sp_port->local_port, hr, index,
3568 mlxsw_reg_qeec_mase_set(qeec_pl, true);
3569 mlxsw_reg_qeec_max_shaper_rate_set(qeec_pl, maxrate);
3570 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qeec), qeec_pl);
3573 static int mlxsw_sp_port_min_bw_set(struct mlxsw_sp_port *mlxsw_sp_port,
3574 enum mlxsw_reg_qeec_hr hr, u8 index,
3575 u8 next_index, u32 minrate)
3577 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3578 char qeec_pl[MLXSW_REG_QEEC_LEN];
3580 mlxsw_reg_qeec_pack(qeec_pl, mlxsw_sp_port->local_port, hr, index,
3582 mlxsw_reg_qeec_mise_set(qeec_pl, true);
3583 mlxsw_reg_qeec_min_shaper_rate_set(qeec_pl, minrate);
3585 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qeec), qeec_pl);
3588 int mlxsw_sp_port_prio_tc_set(struct mlxsw_sp_port *mlxsw_sp_port,
3589 u8 switch_prio, u8 tclass)
3591 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3592 char qtct_pl[MLXSW_REG_QTCT_LEN];
3594 mlxsw_reg_qtct_pack(qtct_pl, mlxsw_sp_port->local_port, switch_prio,
3596 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qtct), qtct_pl);
3599 static int mlxsw_sp_port_ets_init(struct mlxsw_sp_port *mlxsw_sp_port)
3603 /* Setup the elements hierarcy, so that each TC is linked to
3604 * one subgroup, which are all member in the same group.
3606 err = mlxsw_sp_port_ets_set(mlxsw_sp_port,
3607 MLXSW_REG_QEEC_HR_GROUP, 0, 0, false, 0);
3610 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
3611 err = mlxsw_sp_port_ets_set(mlxsw_sp_port,
3612 MLXSW_REG_QEEC_HR_SUBGROUP, i,
3617 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
3618 err = mlxsw_sp_port_ets_set(mlxsw_sp_port,
3619 MLXSW_REG_QEEC_HR_TC, i, i,
3624 err = mlxsw_sp_port_ets_set(mlxsw_sp_port,
3625 MLXSW_REG_QEEC_HR_TC,
3632 /* Make sure the max shaper is disabled in all hierarchies that support
3633 * it. Note that this disables ptps (PTP shaper), but that is intended
3634 * for the initial configuration.
3636 err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port,
3637 MLXSW_REG_QEEC_HR_PORT, 0, 0,
3638 MLXSW_REG_QEEC_MAS_DIS);
3641 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
3642 err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port,
3643 MLXSW_REG_QEEC_HR_SUBGROUP,
3645 MLXSW_REG_QEEC_MAS_DIS);
3649 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
3650 err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port,
3651 MLXSW_REG_QEEC_HR_TC,
3653 MLXSW_REG_QEEC_MAS_DIS);
3657 err = mlxsw_sp_port_ets_maxrate_set(mlxsw_sp_port,
3658 MLXSW_REG_QEEC_HR_TC,
3660 MLXSW_REG_QEEC_MAS_DIS);
3665 /* Configure the min shaper for multicast TCs. */
3666 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
3667 err = mlxsw_sp_port_min_bw_set(mlxsw_sp_port,
3668 MLXSW_REG_QEEC_HR_TC,
3670 MLXSW_REG_QEEC_MIS_MIN);
3675 /* Map all priorities to traffic class 0. */
3676 for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
3677 err = mlxsw_sp_port_prio_tc_set(mlxsw_sp_port, i, 0);
3685 static int mlxsw_sp_port_tc_mc_mode_set(struct mlxsw_sp_port *mlxsw_sp_port,
3688 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
3689 char qtctm_pl[MLXSW_REG_QTCTM_LEN];
3691 mlxsw_reg_qtctm_pack(qtctm_pl, mlxsw_sp_port->local_port, enable);
3692 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(qtctm), qtctm_pl);
3695 static int mlxsw_sp_port_create(struct mlxsw_sp *mlxsw_sp, u8 local_port,
3696 u8 split_base_local_port,
3697 struct mlxsw_sp_port_mapping *port_mapping)
3699 struct mlxsw_sp_port_vlan *mlxsw_sp_port_vlan;
3700 bool split = !!split_base_local_port;
3701 struct mlxsw_sp_port *mlxsw_sp_port;
3702 struct net_device *dev;
3705 err = mlxsw_core_port_init(mlxsw_sp->core, local_port,
3706 port_mapping->module + 1, split,
3707 port_mapping->lane / port_mapping->width,
3709 sizeof(mlxsw_sp->base_mac));
3711 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to init core port\n",
3716 dev = alloc_etherdev(sizeof(struct mlxsw_sp_port));
3719 goto err_alloc_etherdev;
3721 SET_NETDEV_DEV(dev, mlxsw_sp->bus_info->dev);
3722 dev_net_set(dev, mlxsw_sp_net(mlxsw_sp));
3723 mlxsw_sp_port = netdev_priv(dev);
3724 mlxsw_sp_port->dev = dev;
3725 mlxsw_sp_port->mlxsw_sp = mlxsw_sp;
3726 mlxsw_sp_port->local_port = local_port;
3727 mlxsw_sp_port->pvid = MLXSW_SP_DEFAULT_VID;
3728 mlxsw_sp_port->split = split;
3729 mlxsw_sp_port->split_base_local_port = split_base_local_port;
3730 mlxsw_sp_port->mapping = *port_mapping;
3731 mlxsw_sp_port->link.autoneg = 1;
3732 INIT_LIST_HEAD(&mlxsw_sp_port->vlans_list);
3733 INIT_LIST_HEAD(&mlxsw_sp_port->mall_tc_list);
3735 mlxsw_sp_port->pcpu_stats =
3736 netdev_alloc_pcpu_stats(struct mlxsw_sp_port_pcpu_stats);
3737 if (!mlxsw_sp_port->pcpu_stats) {
3739 goto err_alloc_stats;
3742 mlxsw_sp_port->sample = kzalloc(sizeof(*mlxsw_sp_port->sample),
3744 if (!mlxsw_sp_port->sample) {
3746 goto err_alloc_sample;
3749 INIT_DELAYED_WORK(&mlxsw_sp_port->periodic_hw_stats.update_dw,
3750 &update_stats_cache);
3752 dev->netdev_ops = &mlxsw_sp_port_netdev_ops;
3753 dev->ethtool_ops = &mlxsw_sp_port_ethtool_ops;
3755 err = mlxsw_sp_port_module_map(mlxsw_sp_port);
3757 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to map module\n",
3758 mlxsw_sp_port->local_port);
3759 goto err_port_module_map;
3762 err = mlxsw_sp_port_swid_set(mlxsw_sp_port, 0);
3764 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set SWID\n",
3765 mlxsw_sp_port->local_port);
3766 goto err_port_swid_set;
3769 err = mlxsw_sp_port_dev_addr_init(mlxsw_sp_port);
3771 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Unable to init port mac address\n",
3772 mlxsw_sp_port->local_port);
3773 goto err_dev_addr_init;
3776 netif_carrier_off(dev);
3778 dev->features |= NETIF_F_NETNS_LOCAL | NETIF_F_LLTX | NETIF_F_SG |
3779 NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_TC;
3780 dev->hw_features |= NETIF_F_HW_TC | NETIF_F_LOOPBACK;
3783 dev->max_mtu = ETH_MAX_MTU;
3785 /* Each packet needs to have a Tx header (metadata) on top all other
3788 dev->needed_headroom = MLXSW_TXHDR_LEN;
3790 err = mlxsw_sp_port_system_port_mapping_set(mlxsw_sp_port);
3792 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set system port mapping\n",
3793 mlxsw_sp_port->local_port);
3794 goto err_port_system_port_mapping_set;
3797 err = mlxsw_sp_port_speed_by_width_set(mlxsw_sp_port);
3799 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to enable speeds\n",
3800 mlxsw_sp_port->local_port);
3801 goto err_port_speed_by_width_set;
3804 err = mlxsw_sp_port_mtu_set(mlxsw_sp_port, ETH_DATA_LEN);
3806 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set MTU\n",
3807 mlxsw_sp_port->local_port);
3808 goto err_port_mtu_set;
3811 err = mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
3813 goto err_port_admin_status_set;
3815 err = mlxsw_sp_port_buffers_init(mlxsw_sp_port);
3817 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize buffers\n",
3818 mlxsw_sp_port->local_port);
3819 goto err_port_buffers_init;
3822 err = mlxsw_sp_port_ets_init(mlxsw_sp_port);
3824 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize ETS\n",
3825 mlxsw_sp_port->local_port);
3826 goto err_port_ets_init;
3829 err = mlxsw_sp_port_tc_mc_mode_set(mlxsw_sp_port, true);
3831 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize TC MC mode\n",
3832 mlxsw_sp_port->local_port);
3833 goto err_port_tc_mc_mode;
3836 /* ETS and buffers must be initialized before DCB. */
3837 err = mlxsw_sp_port_dcb_init(mlxsw_sp_port);
3839 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize DCB\n",
3840 mlxsw_sp_port->local_port);
3841 goto err_port_dcb_init;
3844 err = mlxsw_sp_port_fids_init(mlxsw_sp_port);
3846 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize FIDs\n",
3847 mlxsw_sp_port->local_port);
3848 goto err_port_fids_init;
3851 err = mlxsw_sp_tc_qdisc_init(mlxsw_sp_port);
3853 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize TC qdiscs\n",
3854 mlxsw_sp_port->local_port);
3855 goto err_port_qdiscs_init;
3858 err = mlxsw_sp_port_vlan_set(mlxsw_sp_port, 0, VLAN_N_VID - 1, false,
3861 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to clear VLAN filter\n",
3862 mlxsw_sp_port->local_port);
3863 goto err_port_vlan_clear;
3866 err = mlxsw_sp_port_nve_init(mlxsw_sp_port);
3868 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to initialize NVE\n",
3869 mlxsw_sp_port->local_port);
3870 goto err_port_nve_init;
3873 err = mlxsw_sp_port_pvid_set(mlxsw_sp_port, MLXSW_SP_DEFAULT_VID);
3875 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to set PVID\n",
3876 mlxsw_sp_port->local_port);
3877 goto err_port_pvid_set;
3880 mlxsw_sp_port_vlan = mlxsw_sp_port_vlan_create(mlxsw_sp_port,
3881 MLXSW_SP_DEFAULT_VID);
3882 if (IS_ERR(mlxsw_sp_port_vlan)) {
3883 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to create VID 1\n",
3884 mlxsw_sp_port->local_port);
3885 err = PTR_ERR(mlxsw_sp_port_vlan);
3886 goto err_port_vlan_create;
3888 mlxsw_sp_port->default_vlan = mlxsw_sp_port_vlan;
3890 INIT_DELAYED_WORK(&mlxsw_sp_port->ptp.shaper_dw,
3891 mlxsw_sp->ptp_ops->shaper_work);
3893 mlxsw_sp->ports[local_port] = mlxsw_sp_port;
3894 err = register_netdev(dev);
3896 dev_err(mlxsw_sp->bus_info->dev, "Port %d: Failed to register netdev\n",
3897 mlxsw_sp_port->local_port);
3898 goto err_register_netdev;
3901 mlxsw_core_port_eth_set(mlxsw_sp->core, mlxsw_sp_port->local_port,
3902 mlxsw_sp_port, dev);
3903 mlxsw_core_schedule_dw(&mlxsw_sp_port->periodic_hw_stats.update_dw, 0);
3906 err_register_netdev:
3907 mlxsw_sp->ports[local_port] = NULL;
3908 mlxsw_sp_port_vlan_destroy(mlxsw_sp_port_vlan);
3909 err_port_vlan_create:
3911 mlxsw_sp_port_nve_fini(mlxsw_sp_port);
3913 err_port_vlan_clear:
3914 mlxsw_sp_tc_qdisc_fini(mlxsw_sp_port);
3915 err_port_qdiscs_init:
3916 mlxsw_sp_port_fids_fini(mlxsw_sp_port);
3918 mlxsw_sp_port_dcb_fini(mlxsw_sp_port);
3920 mlxsw_sp_port_tc_mc_mode_set(mlxsw_sp_port, false);
3921 err_port_tc_mc_mode:
3923 err_port_buffers_init:
3924 err_port_admin_status_set:
3926 err_port_speed_by_width_set:
3927 err_port_system_port_mapping_set:
3929 mlxsw_sp_port_swid_set(mlxsw_sp_port, MLXSW_PORT_SWID_DISABLED_PORT);
3931 mlxsw_sp_port_module_unmap(mlxsw_sp_port);
3932 err_port_module_map:
3933 kfree(mlxsw_sp_port->sample);
3935 free_percpu(mlxsw_sp_port->pcpu_stats);
3939 mlxsw_core_port_fini(mlxsw_sp->core, local_port);
3943 static void mlxsw_sp_port_remove(struct mlxsw_sp *mlxsw_sp, u8 local_port)
3945 struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp->ports[local_port];
3947 cancel_delayed_work_sync(&mlxsw_sp_port->periodic_hw_stats.update_dw);
3948 cancel_delayed_work_sync(&mlxsw_sp_port->ptp.shaper_dw);
3949 mlxsw_sp_port_ptp_clear(mlxsw_sp_port);
3950 mlxsw_core_port_clear(mlxsw_sp->core, local_port, mlxsw_sp);
3951 unregister_netdev(mlxsw_sp_port->dev); /* This calls ndo_stop */
3952 mlxsw_sp->ports[local_port] = NULL;
3953 mlxsw_sp_port_vlan_flush(mlxsw_sp_port, true);
3954 mlxsw_sp_port_nve_fini(mlxsw_sp_port);
3955 mlxsw_sp_tc_qdisc_fini(mlxsw_sp_port);
3956 mlxsw_sp_port_fids_fini(mlxsw_sp_port);
3957 mlxsw_sp_port_dcb_fini(mlxsw_sp_port);
3958 mlxsw_sp_port_tc_mc_mode_set(mlxsw_sp_port, false);
3959 mlxsw_sp_port_swid_set(mlxsw_sp_port, MLXSW_PORT_SWID_DISABLED_PORT);
3960 mlxsw_sp_port_module_unmap(mlxsw_sp_port);
3961 kfree(mlxsw_sp_port->sample);
3962 free_percpu(mlxsw_sp_port->pcpu_stats);
3963 WARN_ON_ONCE(!list_empty(&mlxsw_sp_port->vlans_list));
3964 free_netdev(mlxsw_sp_port->dev);
3965 mlxsw_core_port_fini(mlxsw_sp->core, local_port);
3968 static int mlxsw_sp_cpu_port_create(struct mlxsw_sp *mlxsw_sp)
3970 struct mlxsw_sp_port *mlxsw_sp_port;
3973 mlxsw_sp_port = kzalloc(sizeof(*mlxsw_sp_port), GFP_KERNEL);
3977 mlxsw_sp_port->mlxsw_sp = mlxsw_sp;
3978 mlxsw_sp_port->local_port = MLXSW_PORT_CPU_PORT;
3980 err = mlxsw_core_cpu_port_init(mlxsw_sp->core,
3983 sizeof(mlxsw_sp->base_mac));
3985 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize core CPU port\n");
3986 goto err_core_cpu_port_init;
3989 mlxsw_sp->ports[MLXSW_PORT_CPU_PORT] = mlxsw_sp_port;
3992 err_core_cpu_port_init:
3993 kfree(mlxsw_sp_port);
3997 static void mlxsw_sp_cpu_port_remove(struct mlxsw_sp *mlxsw_sp)
3999 struct mlxsw_sp_port *mlxsw_sp_port =
4000 mlxsw_sp->ports[MLXSW_PORT_CPU_PORT];
4002 mlxsw_core_cpu_port_fini(mlxsw_sp->core);
4003 mlxsw_sp->ports[MLXSW_PORT_CPU_PORT] = NULL;
4004 kfree(mlxsw_sp_port);
4007 static bool mlxsw_sp_port_created(struct mlxsw_sp *mlxsw_sp, u8 local_port)
4009 return mlxsw_sp->ports[local_port] != NULL;
4012 static void mlxsw_sp_ports_remove(struct mlxsw_sp *mlxsw_sp)
4016 for (i = 1; i < mlxsw_core_max_ports(mlxsw_sp->core); i++)
4017 if (mlxsw_sp_port_created(mlxsw_sp, i))
4018 mlxsw_sp_port_remove(mlxsw_sp, i);
4019 mlxsw_sp_cpu_port_remove(mlxsw_sp);
4020 kfree(mlxsw_sp->ports);
4023 static int mlxsw_sp_ports_create(struct mlxsw_sp *mlxsw_sp)
4025 unsigned int max_ports = mlxsw_core_max_ports(mlxsw_sp->core);
4026 struct mlxsw_sp_port_mapping *port_mapping;
4031 alloc_size = sizeof(struct mlxsw_sp_port *) * max_ports;
4032 mlxsw_sp->ports = kzalloc(alloc_size, GFP_KERNEL);
4033 if (!mlxsw_sp->ports)
4036 err = mlxsw_sp_cpu_port_create(mlxsw_sp);
4038 goto err_cpu_port_create;
4040 for (i = 1; i < max_ports; i++) {
4041 port_mapping = mlxsw_sp->port_mapping[i];
4044 err = mlxsw_sp_port_create(mlxsw_sp, i, 0, port_mapping);
4046 goto err_port_create;
4051 for (i--; i >= 1; i--)
4052 if (mlxsw_sp_port_created(mlxsw_sp, i))
4053 mlxsw_sp_port_remove(mlxsw_sp, i);
4054 mlxsw_sp_cpu_port_remove(mlxsw_sp);
4055 err_cpu_port_create:
4056 kfree(mlxsw_sp->ports);
4060 static int mlxsw_sp_port_module_info_init(struct mlxsw_sp *mlxsw_sp)
4062 unsigned int max_ports = mlxsw_core_max_ports(mlxsw_sp->core);
4063 struct mlxsw_sp_port_mapping port_mapping;
4067 mlxsw_sp->port_mapping = kcalloc(max_ports,
4068 sizeof(struct mlxsw_sp_port_mapping *),
4070 if (!mlxsw_sp->port_mapping)
4073 for (i = 1; i < max_ports; i++) {
4074 err = mlxsw_sp_port_module_info_get(mlxsw_sp, i, &port_mapping);
4076 goto err_port_module_info_get;
4077 if (!port_mapping.width)
4080 mlxsw_sp->port_mapping[i] = kmemdup(&port_mapping,
4081 sizeof(port_mapping),
4083 if (!mlxsw_sp->port_mapping[i]) {
4085 goto err_port_module_info_dup;
4090 err_port_module_info_get:
4091 err_port_module_info_dup:
4092 for (i--; i >= 1; i--)
4093 kfree(mlxsw_sp->port_mapping[i]);
4094 kfree(mlxsw_sp->port_mapping);
4098 static void mlxsw_sp_port_module_info_fini(struct mlxsw_sp *mlxsw_sp)
4102 for (i = 1; i < mlxsw_core_max_ports(mlxsw_sp->core); i++)
4103 kfree(mlxsw_sp->port_mapping[i]);
4104 kfree(mlxsw_sp->port_mapping);
4107 static u8 mlxsw_sp_cluster_base_port_get(u8 local_port, unsigned int max_width)
4109 u8 offset = (local_port - 1) % max_width;
4111 return local_port - offset;
4115 mlxsw_sp_port_split_create(struct mlxsw_sp *mlxsw_sp, u8 base_port,
4116 struct mlxsw_sp_port_mapping *port_mapping,
4117 unsigned int count, u8 offset)
4119 struct mlxsw_sp_port_mapping split_port_mapping;
4122 split_port_mapping = *port_mapping;
4123 split_port_mapping.width /= count;
4124 for (i = 0; i < count; i++) {
4125 err = mlxsw_sp_port_create(mlxsw_sp, base_port + i * offset,
4126 base_port, &split_port_mapping);
4128 goto err_port_create;
4129 split_port_mapping.lane += split_port_mapping.width;
4135 for (i--; i >= 0; i--)
4136 if (mlxsw_sp_port_created(mlxsw_sp, base_port + i * offset))
4137 mlxsw_sp_port_remove(mlxsw_sp, base_port + i * offset);
4141 static void mlxsw_sp_port_unsplit_create(struct mlxsw_sp *mlxsw_sp,
4143 unsigned int count, u8 offset)
4145 struct mlxsw_sp_port_mapping *port_mapping;
4148 /* Go over original unsplit ports in the gap and recreate them. */
4149 for (i = 0; i < count * offset; i++) {
4150 port_mapping = mlxsw_sp->port_mapping[base_port + i];
4153 mlxsw_sp_port_create(mlxsw_sp, base_port + i, 0, port_mapping);
4157 static int mlxsw_sp_local_ports_offset(struct mlxsw_core *mlxsw_core,
4159 unsigned int max_width)
4161 enum mlxsw_res_id local_ports_in_x_res_id;
4162 int split_width = max_width / count;
4164 if (split_width == 1)
4165 local_ports_in_x_res_id = MLXSW_RES_ID_LOCAL_PORTS_IN_1X;
4166 else if (split_width == 2)
4167 local_ports_in_x_res_id = MLXSW_RES_ID_LOCAL_PORTS_IN_2X;
4168 else if (split_width == 4)
4169 local_ports_in_x_res_id = MLXSW_RES_ID_LOCAL_PORTS_IN_4X;
4173 if (!mlxsw_core_res_valid(mlxsw_core, local_ports_in_x_res_id))
4175 return mlxsw_core_res_get(mlxsw_core, local_ports_in_x_res_id);
4178 static int mlxsw_sp_port_split(struct mlxsw_core *mlxsw_core, u8 local_port,
4180 struct netlink_ext_ack *extack)
4182 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
4183 struct mlxsw_sp_port_mapping port_mapping;
4184 struct mlxsw_sp_port *mlxsw_sp_port;
4191 mlxsw_sp_port = mlxsw_sp->ports[local_port];
4192 if (!mlxsw_sp_port) {
4193 dev_err(mlxsw_sp->bus_info->dev, "Port number \"%d\" does not exist\n",
4195 NL_SET_ERR_MSG_MOD(extack, "Port number does not exist");
4199 /* Split ports cannot be split. */
4200 if (mlxsw_sp_port->split) {
4201 netdev_err(mlxsw_sp_port->dev, "Port cannot be split further\n");
4202 NL_SET_ERR_MSG_MOD(extack, "Port cannot be split further");
4206 max_width = mlxsw_core_module_max_width(mlxsw_core,
4207 mlxsw_sp_port->mapping.module);
4208 if (max_width < 0) {
4209 netdev_err(mlxsw_sp_port->dev, "Cannot get max width of port module\n");
4210 NL_SET_ERR_MSG_MOD(extack, "Cannot get max width of port module");
4214 /* Split port with non-max and 1 module width cannot be split. */
4215 if (mlxsw_sp_port->mapping.width != max_width || max_width == 1) {
4216 netdev_err(mlxsw_sp_port->dev, "Port cannot be split\n");
4217 NL_SET_ERR_MSG_MOD(extack, "Port cannot be split");
4221 if (count == 1 || !is_power_of_2(count) || count > max_width) {
4222 netdev_err(mlxsw_sp_port->dev, "Invalid split count\n");
4223 NL_SET_ERR_MSG_MOD(extack, "Invalid split count");
4227 offset = mlxsw_sp_local_ports_offset(mlxsw_core, count, max_width);
4229 netdev_err(mlxsw_sp_port->dev, "Cannot obtain local port offset\n");
4230 NL_SET_ERR_MSG_MOD(extack, "Cannot obtain local port offset");
4234 /* Only in case max split is being done, the local port and
4235 * base port may differ.
4237 base_port = count == max_width ?
4238 mlxsw_sp_cluster_base_port_get(local_port, max_width) :
4241 for (i = 0; i < count * offset; i++) {
4242 /* Expect base port to exist and also the one in the middle in
4243 * case of maximal split count.
4245 if (i == 0 || (count == max_width && i == count / 2))
4248 if (mlxsw_sp_port_created(mlxsw_sp, base_port + i)) {
4249 netdev_err(mlxsw_sp_port->dev, "Invalid split configuration\n");
4250 NL_SET_ERR_MSG_MOD(extack, "Invalid split configuration");
4255 port_mapping = mlxsw_sp_port->mapping;
4257 for (i = 0; i < count; i++)
4258 if (mlxsw_sp_port_created(mlxsw_sp, base_port + i * offset))
4259 mlxsw_sp_port_remove(mlxsw_sp, base_port + i * offset);
4261 err = mlxsw_sp_port_split_create(mlxsw_sp, base_port, &port_mapping,
4264 dev_err(mlxsw_sp->bus_info->dev, "Failed to create split ports\n");
4265 goto err_port_split_create;
4270 err_port_split_create:
4271 mlxsw_sp_port_unsplit_create(mlxsw_sp, base_port, count, offset);
4275 static int mlxsw_sp_port_unsplit(struct mlxsw_core *mlxsw_core, u8 local_port,
4276 struct netlink_ext_ack *extack)
4278 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
4279 struct mlxsw_sp_port *mlxsw_sp_port;
4286 mlxsw_sp_port = mlxsw_sp->ports[local_port];
4287 if (!mlxsw_sp_port) {
4288 dev_err(mlxsw_sp->bus_info->dev, "Port number \"%d\" does not exist\n",
4290 NL_SET_ERR_MSG_MOD(extack, "Port number does not exist");
4294 if (!mlxsw_sp_port->split) {
4295 netdev_err(mlxsw_sp_port->dev, "Port was not split\n");
4296 NL_SET_ERR_MSG_MOD(extack, "Port was not split");
4300 max_width = mlxsw_core_module_max_width(mlxsw_core,
4301 mlxsw_sp_port->mapping.module);
4302 if (max_width < 0) {
4303 netdev_err(mlxsw_sp_port->dev, "Cannot get max width of port module\n");
4304 NL_SET_ERR_MSG_MOD(extack, "Cannot get max width of port module");
4308 count = max_width / mlxsw_sp_port->mapping.width;
4310 offset = mlxsw_sp_local_ports_offset(mlxsw_core, count, max_width);
4311 if (WARN_ON(offset < 0)) {
4312 netdev_err(mlxsw_sp_port->dev, "Cannot obtain local port offset\n");
4313 NL_SET_ERR_MSG_MOD(extack, "Cannot obtain local port offset");
4317 base_port = mlxsw_sp_port->split_base_local_port;
4319 for (i = 0; i < count; i++)
4320 if (mlxsw_sp_port_created(mlxsw_sp, base_port + i * offset))
4321 mlxsw_sp_port_remove(mlxsw_sp, base_port + i * offset);
4323 mlxsw_sp_port_unsplit_create(mlxsw_sp, base_port, count, offset);
4328 static void mlxsw_sp_pude_event_func(const struct mlxsw_reg_info *reg,
4329 char *pude_pl, void *priv)
4331 struct mlxsw_sp *mlxsw_sp = priv;
4332 struct mlxsw_sp_port *mlxsw_sp_port;
4333 enum mlxsw_reg_pude_oper_status status;
4336 local_port = mlxsw_reg_pude_local_port_get(pude_pl);
4337 mlxsw_sp_port = mlxsw_sp->ports[local_port];
4341 status = mlxsw_reg_pude_oper_status_get(pude_pl);
4342 if (status == MLXSW_PORT_OPER_STATUS_UP) {
4343 netdev_info(mlxsw_sp_port->dev, "link up\n");
4344 netif_carrier_on(mlxsw_sp_port->dev);
4345 mlxsw_core_schedule_dw(&mlxsw_sp_port->ptp.shaper_dw, 0);
4347 netdev_info(mlxsw_sp_port->dev, "link down\n");
4348 netif_carrier_off(mlxsw_sp_port->dev);
4352 static void mlxsw_sp1_ptp_fifo_event_func(struct mlxsw_sp *mlxsw_sp,
4353 char *mtpptr_pl, bool ingress)
4359 local_port = mlxsw_reg_mtpptr_local_port_get(mtpptr_pl);
4360 num_rec = mlxsw_reg_mtpptr_num_rec_get(mtpptr_pl);
4361 for (i = 0; i < num_rec; i++) {
4367 mlxsw_reg_mtpptr_unpack(mtpptr_pl, i, &message_type,
4368 &domain_number, &sequence_id,
4370 mlxsw_sp1_ptp_got_timestamp(mlxsw_sp, ingress, local_port,
4371 message_type, domain_number,
4372 sequence_id, timestamp);
4376 static void mlxsw_sp1_ptp_ing_fifo_event_func(const struct mlxsw_reg_info *reg,
4377 char *mtpptr_pl, void *priv)
4379 struct mlxsw_sp *mlxsw_sp = priv;
4381 mlxsw_sp1_ptp_fifo_event_func(mlxsw_sp, mtpptr_pl, true);
4384 static void mlxsw_sp1_ptp_egr_fifo_event_func(const struct mlxsw_reg_info *reg,
4385 char *mtpptr_pl, void *priv)
4387 struct mlxsw_sp *mlxsw_sp = priv;
4389 mlxsw_sp1_ptp_fifo_event_func(mlxsw_sp, mtpptr_pl, false);
4392 void mlxsw_sp_rx_listener_no_mark_func(struct sk_buff *skb,
4393 u8 local_port, void *priv)
4395 struct mlxsw_sp *mlxsw_sp = priv;
4396 struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp->ports[local_port];
4397 struct mlxsw_sp_port_pcpu_stats *pcpu_stats;
4399 if (unlikely(!mlxsw_sp_port)) {
4400 dev_warn_ratelimited(mlxsw_sp->bus_info->dev, "Port %d: skb received for non-existent port\n",
4405 skb->dev = mlxsw_sp_port->dev;
4407 pcpu_stats = this_cpu_ptr(mlxsw_sp_port->pcpu_stats);
4408 u64_stats_update_begin(&pcpu_stats->syncp);
4409 pcpu_stats->rx_packets++;
4410 pcpu_stats->rx_bytes += skb->len;
4411 u64_stats_update_end(&pcpu_stats->syncp);
4413 skb->protocol = eth_type_trans(skb, skb->dev);
4414 netif_receive_skb(skb);
4417 static void mlxsw_sp_rx_listener_mark_func(struct sk_buff *skb, u8 local_port,
4420 skb->offload_fwd_mark = 1;
4421 return mlxsw_sp_rx_listener_no_mark_func(skb, local_port, priv);
4424 static void mlxsw_sp_rx_listener_l3_mark_func(struct sk_buff *skb,
4425 u8 local_port, void *priv)
4427 skb->offload_l3_fwd_mark = 1;
4428 skb->offload_fwd_mark = 1;
4429 return mlxsw_sp_rx_listener_no_mark_func(skb, local_port, priv);
4432 static void mlxsw_sp_rx_listener_sample_func(struct sk_buff *skb, u8 local_port,
4435 struct mlxsw_sp *mlxsw_sp = priv;
4436 struct mlxsw_sp_port *mlxsw_sp_port = mlxsw_sp->ports[local_port];
4437 struct psample_group *psample_group;
4440 if (unlikely(!mlxsw_sp_port)) {
4441 dev_warn_ratelimited(mlxsw_sp->bus_info->dev, "Port %d: sample skb received for non-existent port\n",
4445 if (unlikely(!mlxsw_sp_port->sample)) {
4446 dev_warn_ratelimited(mlxsw_sp->bus_info->dev, "Port %d: sample skb received on unsupported port\n",
4451 size = mlxsw_sp_port->sample->truncate ?
4452 mlxsw_sp_port->sample->trunc_size : skb->len;
4455 psample_group = rcu_dereference(mlxsw_sp_port->sample->psample_group);
4458 psample_sample_packet(psample_group, skb, size,
4459 mlxsw_sp_port->dev->ifindex, 0,
4460 mlxsw_sp_port->sample->rate);
4467 static void mlxsw_sp_rx_listener_ptp(struct sk_buff *skb, u8 local_port,
4470 struct mlxsw_sp *mlxsw_sp = priv;
4472 mlxsw_sp->ptp_ops->receive(mlxsw_sp, skb, local_port);
4475 #define MLXSW_SP_RXL_NO_MARK(_trap_id, _action, _trap_group, _is_ctrl) \
4476 MLXSW_RXL(mlxsw_sp_rx_listener_no_mark_func, _trap_id, _action, \
4477 _is_ctrl, SP_##_trap_group, DISCARD)
4479 #define MLXSW_SP_RXL_MARK(_trap_id, _action, _trap_group, _is_ctrl) \
4480 MLXSW_RXL(mlxsw_sp_rx_listener_mark_func, _trap_id, _action, \
4481 _is_ctrl, SP_##_trap_group, DISCARD)
4483 #define MLXSW_SP_RXL_L3_MARK(_trap_id, _action, _trap_group, _is_ctrl) \
4484 MLXSW_RXL(mlxsw_sp_rx_listener_l3_mark_func, _trap_id, _action, \
4485 _is_ctrl, SP_##_trap_group, DISCARD)
4487 #define MLXSW_SP_EVENTL(_func, _trap_id) \
4488 MLXSW_EVENTL(_func, _trap_id, SP_EVENT)
4490 static const struct mlxsw_listener mlxsw_sp_listener[] = {
4492 MLXSW_SP_EVENTL(mlxsw_sp_pude_event_func, PUDE),
4494 MLXSW_SP_RXL_NO_MARK(STP, TRAP_TO_CPU, STP, true),
4495 MLXSW_SP_RXL_NO_MARK(LACP, TRAP_TO_CPU, LACP, true),
4496 MLXSW_RXL(mlxsw_sp_rx_listener_ptp, LLDP, TRAP_TO_CPU,
4497 false, SP_LLDP, DISCARD),
4498 MLXSW_SP_RXL_MARK(DHCP, MIRROR_TO_CPU, DHCP, false),
4499 MLXSW_SP_RXL_MARK(IGMP_QUERY, MIRROR_TO_CPU, IGMP, false),
4500 MLXSW_SP_RXL_NO_MARK(IGMP_V1_REPORT, TRAP_TO_CPU, IGMP, false),
4501 MLXSW_SP_RXL_NO_MARK(IGMP_V2_REPORT, TRAP_TO_CPU, IGMP, false),
4502 MLXSW_SP_RXL_NO_MARK(IGMP_V2_LEAVE, TRAP_TO_CPU, IGMP, false),
4503 MLXSW_SP_RXL_NO_MARK(IGMP_V3_REPORT, TRAP_TO_CPU, IGMP, false),
4504 MLXSW_SP_RXL_MARK(ARPBC, MIRROR_TO_CPU, ARP, false),
4505 MLXSW_SP_RXL_MARK(ARPUC, MIRROR_TO_CPU, ARP, false),
4506 MLXSW_SP_RXL_NO_MARK(FID_MISS, TRAP_TO_CPU, IP2ME, false),
4507 MLXSW_SP_RXL_MARK(IPV6_MLDV12_LISTENER_QUERY, MIRROR_TO_CPU, IPV6_MLD,
4509 MLXSW_SP_RXL_NO_MARK(IPV6_MLDV1_LISTENER_REPORT, TRAP_TO_CPU, IPV6_MLD,
4511 MLXSW_SP_RXL_NO_MARK(IPV6_MLDV1_LISTENER_DONE, TRAP_TO_CPU, IPV6_MLD,
4513 MLXSW_SP_RXL_NO_MARK(IPV6_MLDV2_LISTENER_REPORT, TRAP_TO_CPU, IPV6_MLD,
4516 MLXSW_SP_RXL_L3_MARK(LBERROR, MIRROR_TO_CPU, LBERROR, false),
4517 MLXSW_SP_RXL_MARK(IP2ME, TRAP_TO_CPU, IP2ME, false),
4518 MLXSW_SP_RXL_MARK(IPV6_UNSPECIFIED_ADDRESS, TRAP_TO_CPU, ROUTER_EXP,
4520 MLXSW_SP_RXL_MARK(IPV6_LINK_LOCAL_DEST, TRAP_TO_CPU, ROUTER_EXP, false),
4521 MLXSW_SP_RXL_MARK(IPV6_LINK_LOCAL_SRC, TRAP_TO_CPU, ROUTER_EXP, false),
4522 MLXSW_SP_RXL_MARK(IPV6_ALL_NODES_LINK, TRAP_TO_CPU, ROUTER_EXP, false),
4523 MLXSW_SP_RXL_MARK(IPV6_ALL_ROUTERS_LINK, TRAP_TO_CPU, ROUTER_EXP,
4525 MLXSW_SP_RXL_MARK(IPV4_OSPF, TRAP_TO_CPU, OSPF, false),
4526 MLXSW_SP_RXL_MARK(IPV6_OSPF, TRAP_TO_CPU, OSPF, false),
4527 MLXSW_SP_RXL_MARK(IPV6_DHCP, TRAP_TO_CPU, DHCP, false),
4528 MLXSW_SP_RXL_MARK(RTR_INGRESS0, TRAP_TO_CPU, REMOTE_ROUTE, false),
4529 MLXSW_SP_RXL_MARK(IPV4_BGP, TRAP_TO_CPU, BGP, false),
4530 MLXSW_SP_RXL_MARK(IPV6_BGP, TRAP_TO_CPU, BGP, false),
4531 MLXSW_SP_RXL_MARK(L3_IPV6_ROUTER_SOLICITATION, TRAP_TO_CPU, IPV6_ND,
4533 MLXSW_SP_RXL_MARK(L3_IPV6_ROUTER_ADVERTISMENT, TRAP_TO_CPU, IPV6_ND,
4535 MLXSW_SP_RXL_MARK(L3_IPV6_NEIGHBOR_SOLICITATION, TRAP_TO_CPU, IPV6_ND,
4537 MLXSW_SP_RXL_MARK(L3_IPV6_NEIGHBOR_ADVERTISMENT, TRAP_TO_CPU, IPV6_ND,
4539 MLXSW_SP_RXL_MARK(L3_IPV6_REDIRECTION, TRAP_TO_CPU, IPV6_ND, false),
4540 MLXSW_SP_RXL_MARK(IPV6_MC_LINK_LOCAL_DEST, TRAP_TO_CPU, ROUTER_EXP,
4542 MLXSW_SP_RXL_MARK(ROUTER_ALERT_IPV4, TRAP_TO_CPU, ROUTER_EXP, false),
4543 MLXSW_SP_RXL_MARK(ROUTER_ALERT_IPV6, TRAP_TO_CPU, ROUTER_EXP, false),
4544 MLXSW_SP_RXL_MARK(IPIP_DECAP_ERROR, TRAP_TO_CPU, ROUTER_EXP, false),
4545 MLXSW_SP_RXL_MARK(DECAP_ECN0, TRAP_TO_CPU, ROUTER_EXP, false),
4546 MLXSW_SP_RXL_MARK(IPV4_VRRP, TRAP_TO_CPU, VRRP, false),
4547 MLXSW_SP_RXL_MARK(IPV6_VRRP, TRAP_TO_CPU, VRRP, false),
4548 MLXSW_SP_RXL_NO_MARK(DISCARD_ING_ROUTER_SIP_CLASS_E, FORWARD,
4550 /* PKT Sample trap */
4551 MLXSW_RXL(mlxsw_sp_rx_listener_sample_func, PKT_SAMPLE, MIRROR_TO_CPU,
4552 false, SP_IP2ME, DISCARD),
4554 MLXSW_SP_RXL_NO_MARK(ACL0, TRAP_TO_CPU, IP2ME, false),
4555 /* Multicast Router Traps */
4556 MLXSW_SP_RXL_MARK(IPV4_PIM, TRAP_TO_CPU, PIM, false),
4557 MLXSW_SP_RXL_MARK(IPV6_PIM, TRAP_TO_CPU, PIM, false),
4558 MLXSW_SP_RXL_MARK(ACL1, TRAP_TO_CPU, MULTICAST, false),
4559 MLXSW_SP_RXL_L3_MARK(ACL2, TRAP_TO_CPU, MULTICAST, false),
4561 MLXSW_SP_RXL_MARK(NVE_ENCAP_ARP, TRAP_TO_CPU, ARP, false),
4562 MLXSW_SP_RXL_NO_MARK(NVE_DECAP_ARP, TRAP_TO_CPU, ARP, false),
4564 MLXSW_RXL(mlxsw_sp_rx_listener_ptp, PTP0, TRAP_TO_CPU,
4565 false, SP_PTP0, DISCARD),
4566 MLXSW_SP_RXL_NO_MARK(PTP1, TRAP_TO_CPU, PTP1, false),
4569 static const struct mlxsw_listener mlxsw_sp1_listener[] = {
4571 MLXSW_EVENTL(mlxsw_sp1_ptp_egr_fifo_event_func, PTP_EGR_FIFO, SP_PTP0),
4572 MLXSW_EVENTL(mlxsw_sp1_ptp_ing_fifo_event_func, PTP_ING_FIFO, SP_PTP0),
4575 static int mlxsw_sp_cpu_policers_set(struct mlxsw_core *mlxsw_core)
4577 char qpcr_pl[MLXSW_REG_QPCR_LEN];
4578 enum mlxsw_reg_qpcr_ir_units ir_units;
4579 int max_cpu_policers;
4585 if (!MLXSW_CORE_RES_VALID(mlxsw_core, MAX_CPU_POLICERS))
4588 max_cpu_policers = MLXSW_CORE_RES_GET(mlxsw_core, MAX_CPU_POLICERS);
4590 ir_units = MLXSW_REG_QPCR_IR_UNITS_M;
4591 for (i = 0; i < max_cpu_policers; i++) {
4594 case MLXSW_REG_HTGT_TRAP_GROUP_SP_STP:
4595 case MLXSW_REG_HTGT_TRAP_GROUP_SP_LACP:
4596 case MLXSW_REG_HTGT_TRAP_GROUP_SP_LLDP:
4597 case MLXSW_REG_HTGT_TRAP_GROUP_SP_OSPF:
4598 case MLXSW_REG_HTGT_TRAP_GROUP_SP_PIM:
4599 case MLXSW_REG_HTGT_TRAP_GROUP_SP_RPF:
4600 case MLXSW_REG_HTGT_TRAP_GROUP_SP_LBERROR:
4604 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IGMP:
4605 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IPV6_MLD:
4609 case MLXSW_REG_HTGT_TRAP_GROUP_SP_BGP:
4610 case MLXSW_REG_HTGT_TRAP_GROUP_SP_ARP:
4611 case MLXSW_REG_HTGT_TRAP_GROUP_SP_DHCP:
4612 case MLXSW_REG_HTGT_TRAP_GROUP_SP_HOST_MISS:
4613 case MLXSW_REG_HTGT_TRAP_GROUP_SP_ROUTER_EXP:
4614 case MLXSW_REG_HTGT_TRAP_GROUP_SP_REMOTE_ROUTE:
4615 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IPV6_ND:
4616 case MLXSW_REG_HTGT_TRAP_GROUP_SP_MULTICAST:
4620 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IP2ME:
4624 case MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP0:
4628 case MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP1:
4632 case MLXSW_REG_HTGT_TRAP_GROUP_SP_VRRP:
4640 mlxsw_reg_qpcr_pack(qpcr_pl, i, ir_units, is_bytes, rate,
4642 err = mlxsw_reg_write(mlxsw_core, MLXSW_REG(qpcr), qpcr_pl);
4650 static int mlxsw_sp_trap_groups_set(struct mlxsw_core *mlxsw_core)
4652 char htgt_pl[MLXSW_REG_HTGT_LEN];
4653 enum mlxsw_reg_htgt_trap_group i;
4654 int max_cpu_policers;
4655 int max_trap_groups;
4660 if (!MLXSW_CORE_RES_VALID(mlxsw_core, MAX_TRAP_GROUPS))
4663 max_trap_groups = MLXSW_CORE_RES_GET(mlxsw_core, MAX_TRAP_GROUPS);
4664 max_cpu_policers = MLXSW_CORE_RES_GET(mlxsw_core, MAX_CPU_POLICERS);
4666 for (i = 0; i < max_trap_groups; i++) {
4669 case MLXSW_REG_HTGT_TRAP_GROUP_SP_STP:
4670 case MLXSW_REG_HTGT_TRAP_GROUP_SP_LACP:
4671 case MLXSW_REG_HTGT_TRAP_GROUP_SP_LLDP:
4672 case MLXSW_REG_HTGT_TRAP_GROUP_SP_OSPF:
4673 case MLXSW_REG_HTGT_TRAP_GROUP_SP_PIM:
4674 case MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP0:
4675 case MLXSW_REG_HTGT_TRAP_GROUP_SP_VRRP:
4679 case MLXSW_REG_HTGT_TRAP_GROUP_SP_BGP:
4680 case MLXSW_REG_HTGT_TRAP_GROUP_SP_DHCP:
4684 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IGMP:
4685 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IP2ME:
4686 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IPV6_MLD:
4690 case MLXSW_REG_HTGT_TRAP_GROUP_SP_ARP:
4691 case MLXSW_REG_HTGT_TRAP_GROUP_SP_IPV6_ND:
4692 case MLXSW_REG_HTGT_TRAP_GROUP_SP_RPF:
4693 case MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP1:
4697 case MLXSW_REG_HTGT_TRAP_GROUP_SP_HOST_MISS:
4698 case MLXSW_REG_HTGT_TRAP_GROUP_SP_ROUTER_EXP:
4699 case MLXSW_REG_HTGT_TRAP_GROUP_SP_REMOTE_ROUTE:
4700 case MLXSW_REG_HTGT_TRAP_GROUP_SP_MULTICAST:
4701 case MLXSW_REG_HTGT_TRAP_GROUP_SP_LBERROR:
4705 case MLXSW_REG_HTGT_TRAP_GROUP_SP_EVENT:
4706 priority = MLXSW_REG_HTGT_DEFAULT_PRIORITY;
4707 tc = MLXSW_REG_HTGT_DEFAULT_TC;
4708 policer_id = MLXSW_REG_HTGT_INVALID_POLICER;
4714 if (max_cpu_policers <= policer_id &&
4715 policer_id != MLXSW_REG_HTGT_INVALID_POLICER)
4718 mlxsw_reg_htgt_pack(htgt_pl, i, policer_id, priority, tc);
4719 err = mlxsw_reg_write(mlxsw_core, MLXSW_REG(htgt), htgt_pl);
4727 static int mlxsw_sp_traps_register(struct mlxsw_sp *mlxsw_sp,
4728 const struct mlxsw_listener listeners[],
4729 size_t listeners_count)
4734 for (i = 0; i < listeners_count; i++) {
4735 err = mlxsw_core_trap_register(mlxsw_sp->core,
4739 goto err_listener_register;
4744 err_listener_register:
4745 for (i--; i >= 0; i--) {
4746 mlxsw_core_trap_unregister(mlxsw_sp->core,
4753 static void mlxsw_sp_traps_unregister(struct mlxsw_sp *mlxsw_sp,
4754 const struct mlxsw_listener listeners[],
4755 size_t listeners_count)
4759 for (i = 0; i < listeners_count; i++) {
4760 mlxsw_core_trap_unregister(mlxsw_sp->core,
4766 static int mlxsw_sp_traps_init(struct mlxsw_sp *mlxsw_sp)
4770 err = mlxsw_sp_cpu_policers_set(mlxsw_sp->core);
4774 err = mlxsw_sp_trap_groups_set(mlxsw_sp->core);
4778 err = mlxsw_sp_traps_register(mlxsw_sp, mlxsw_sp_listener,
4779 ARRAY_SIZE(mlxsw_sp_listener));
4783 err = mlxsw_sp_traps_register(mlxsw_sp, mlxsw_sp->listeners,
4784 mlxsw_sp->listeners_count);
4786 goto err_extra_traps_init;
4790 err_extra_traps_init:
4791 mlxsw_sp_traps_unregister(mlxsw_sp, mlxsw_sp_listener,
4792 ARRAY_SIZE(mlxsw_sp_listener));
4796 static void mlxsw_sp_traps_fini(struct mlxsw_sp *mlxsw_sp)
4798 mlxsw_sp_traps_unregister(mlxsw_sp, mlxsw_sp->listeners,
4799 mlxsw_sp->listeners_count);
4800 mlxsw_sp_traps_unregister(mlxsw_sp, mlxsw_sp_listener,
4801 ARRAY_SIZE(mlxsw_sp_listener));
4804 #define MLXSW_SP_LAG_SEED_INIT 0xcafecafe
4806 static int mlxsw_sp_lag_init(struct mlxsw_sp *mlxsw_sp)
4808 char slcr_pl[MLXSW_REG_SLCR_LEN];
4812 seed = jhash(mlxsw_sp->base_mac, sizeof(mlxsw_sp->base_mac),
4813 MLXSW_SP_LAG_SEED_INIT);
4814 mlxsw_reg_slcr_pack(slcr_pl, MLXSW_REG_SLCR_LAG_HASH_SMAC |
4815 MLXSW_REG_SLCR_LAG_HASH_DMAC |
4816 MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE |
4817 MLXSW_REG_SLCR_LAG_HASH_VLANID |
4818 MLXSW_REG_SLCR_LAG_HASH_SIP |
4819 MLXSW_REG_SLCR_LAG_HASH_DIP |
4820 MLXSW_REG_SLCR_LAG_HASH_SPORT |
4821 MLXSW_REG_SLCR_LAG_HASH_DPORT |
4822 MLXSW_REG_SLCR_LAG_HASH_IPPROTO, seed);
4823 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcr), slcr_pl);
4827 if (!MLXSW_CORE_RES_VALID(mlxsw_sp->core, MAX_LAG) ||
4828 !MLXSW_CORE_RES_VALID(mlxsw_sp->core, MAX_LAG_MEMBERS))
4831 mlxsw_sp->lags = kcalloc(MLXSW_CORE_RES_GET(mlxsw_sp->core, MAX_LAG),
4832 sizeof(struct mlxsw_sp_upper),
4834 if (!mlxsw_sp->lags)
4840 static void mlxsw_sp_lag_fini(struct mlxsw_sp *mlxsw_sp)
4842 kfree(mlxsw_sp->lags);
4845 static int mlxsw_sp_basic_trap_groups_set(struct mlxsw_core *mlxsw_core)
4847 char htgt_pl[MLXSW_REG_HTGT_LEN];
4849 mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_EMAD,
4850 MLXSW_REG_HTGT_INVALID_POLICER,
4851 MLXSW_REG_HTGT_DEFAULT_PRIORITY,
4852 MLXSW_REG_HTGT_DEFAULT_TC);
4853 return mlxsw_reg_write(mlxsw_core, MLXSW_REG(htgt), htgt_pl);
4856 static const struct mlxsw_sp_ptp_ops mlxsw_sp1_ptp_ops = {
4857 .clock_init = mlxsw_sp1_ptp_clock_init,
4858 .clock_fini = mlxsw_sp1_ptp_clock_fini,
4859 .init = mlxsw_sp1_ptp_init,
4860 .fini = mlxsw_sp1_ptp_fini,
4861 .receive = mlxsw_sp1_ptp_receive,
4862 .transmitted = mlxsw_sp1_ptp_transmitted,
4863 .hwtstamp_get = mlxsw_sp1_ptp_hwtstamp_get,
4864 .hwtstamp_set = mlxsw_sp1_ptp_hwtstamp_set,
4865 .shaper_work = mlxsw_sp1_ptp_shaper_work,
4866 .get_ts_info = mlxsw_sp1_ptp_get_ts_info,
4867 .get_stats_count = mlxsw_sp1_get_stats_count,
4868 .get_stats_strings = mlxsw_sp1_get_stats_strings,
4869 .get_stats = mlxsw_sp1_get_stats,
4872 static const struct mlxsw_sp_ptp_ops mlxsw_sp2_ptp_ops = {
4873 .clock_init = mlxsw_sp2_ptp_clock_init,
4874 .clock_fini = mlxsw_sp2_ptp_clock_fini,
4875 .init = mlxsw_sp2_ptp_init,
4876 .fini = mlxsw_sp2_ptp_fini,
4877 .receive = mlxsw_sp2_ptp_receive,
4878 .transmitted = mlxsw_sp2_ptp_transmitted,
4879 .hwtstamp_get = mlxsw_sp2_ptp_hwtstamp_get,
4880 .hwtstamp_set = mlxsw_sp2_ptp_hwtstamp_set,
4881 .shaper_work = mlxsw_sp2_ptp_shaper_work,
4882 .get_ts_info = mlxsw_sp2_ptp_get_ts_info,
4883 .get_stats_count = mlxsw_sp2_get_stats_count,
4884 .get_stats_strings = mlxsw_sp2_get_stats_strings,
4885 .get_stats = mlxsw_sp2_get_stats,
4888 static int mlxsw_sp_netdevice_event(struct notifier_block *unused,
4889 unsigned long event, void *ptr);
4891 static int mlxsw_sp_init(struct mlxsw_core *mlxsw_core,
4892 const struct mlxsw_bus_info *mlxsw_bus_info,
4893 struct netlink_ext_ack *extack)
4895 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
4898 mlxsw_sp->core = mlxsw_core;
4899 mlxsw_sp->bus_info = mlxsw_bus_info;
4901 err = mlxsw_sp_fw_rev_validate(mlxsw_sp);
4905 mlxsw_core_emad_string_tlv_enable(mlxsw_core);
4907 err = mlxsw_sp_base_mac_get(mlxsw_sp);
4909 dev_err(mlxsw_sp->bus_info->dev, "Failed to get base mac\n");
4913 err = mlxsw_sp_kvdl_init(mlxsw_sp);
4915 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize KVDL\n");
4919 err = mlxsw_sp_fids_init(mlxsw_sp);
4921 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize FIDs\n");
4925 err = mlxsw_sp_traps_init(mlxsw_sp);
4927 dev_err(mlxsw_sp->bus_info->dev, "Failed to set traps\n");
4928 goto err_traps_init;
4931 err = mlxsw_sp_devlink_traps_init(mlxsw_sp);
4933 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize devlink traps\n");
4934 goto err_devlink_traps_init;
4937 err = mlxsw_sp_buffers_init(mlxsw_sp);
4939 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize buffers\n");
4940 goto err_buffers_init;
4943 err = mlxsw_sp_lag_init(mlxsw_sp);
4945 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize LAG\n");
4949 /* Initialize SPAN before router and switchdev, so that those components
4950 * can call mlxsw_sp_span_respin().
4952 err = mlxsw_sp_span_init(mlxsw_sp);
4954 dev_err(mlxsw_sp->bus_info->dev, "Failed to init span system\n");
4958 err = mlxsw_sp_switchdev_init(mlxsw_sp);
4960 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize switchdev\n");
4961 goto err_switchdev_init;
4964 err = mlxsw_sp_counter_pool_init(mlxsw_sp);
4966 dev_err(mlxsw_sp->bus_info->dev, "Failed to init counter pool\n");
4967 goto err_counter_pool_init;
4970 err = mlxsw_sp_afa_init(mlxsw_sp);
4972 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize ACL actions\n");
4976 err = mlxsw_sp_nve_init(mlxsw_sp);
4978 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize NVE\n");
4982 err = mlxsw_sp_acl_init(mlxsw_sp);
4984 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize ACL\n");
4988 err = mlxsw_sp_router_init(mlxsw_sp, extack);
4990 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize router\n");
4991 goto err_router_init;
4994 if (mlxsw_sp->bus_info->read_frc_capable) {
4995 /* NULL is a valid return value from clock_init */
4997 mlxsw_sp->ptp_ops->clock_init(mlxsw_sp,
4998 mlxsw_sp->bus_info->dev);
4999 if (IS_ERR(mlxsw_sp->clock)) {
5000 err = PTR_ERR(mlxsw_sp->clock);
5001 dev_err(mlxsw_sp->bus_info->dev, "Failed to init ptp clock\n");
5002 goto err_ptp_clock_init;
5006 if (mlxsw_sp->clock) {
5007 /* NULL is a valid return value from ptp_ops->init */
5008 mlxsw_sp->ptp_state = mlxsw_sp->ptp_ops->init(mlxsw_sp);
5009 if (IS_ERR(mlxsw_sp->ptp_state)) {
5010 err = PTR_ERR(mlxsw_sp->ptp_state);
5011 dev_err(mlxsw_sp->bus_info->dev, "Failed to initialize PTP\n");
5016 /* Initialize netdevice notifier after router and SPAN is initialized,
5017 * so that the event handler can use router structures and call SPAN
5020 mlxsw_sp->netdevice_nb.notifier_call = mlxsw_sp_netdevice_event;
5021 err = register_netdevice_notifier_net(mlxsw_sp_net(mlxsw_sp),
5022 &mlxsw_sp->netdevice_nb);
5024 dev_err(mlxsw_sp->bus_info->dev, "Failed to register netdev notifier\n");
5025 goto err_netdev_notifier;
5028 err = mlxsw_sp_dpipe_init(mlxsw_sp);
5030 dev_err(mlxsw_sp->bus_info->dev, "Failed to init pipeline debug\n");
5031 goto err_dpipe_init;
5034 err = mlxsw_sp_port_module_info_init(mlxsw_sp);
5036 dev_err(mlxsw_sp->bus_info->dev, "Failed to init port module info\n");
5037 goto err_port_module_info_init;
5040 err = mlxsw_sp_ports_create(mlxsw_sp);
5042 dev_err(mlxsw_sp->bus_info->dev, "Failed to create ports\n");
5043 goto err_ports_create;
5049 mlxsw_sp_port_module_info_fini(mlxsw_sp);
5050 err_port_module_info_init:
5051 mlxsw_sp_dpipe_fini(mlxsw_sp);
5053 unregister_netdevice_notifier_net(mlxsw_sp_net(mlxsw_sp),
5054 &mlxsw_sp->netdevice_nb);
5055 err_netdev_notifier:
5056 if (mlxsw_sp->clock)
5057 mlxsw_sp->ptp_ops->fini(mlxsw_sp->ptp_state);
5059 if (mlxsw_sp->clock)
5060 mlxsw_sp->ptp_ops->clock_fini(mlxsw_sp->clock);
5062 mlxsw_sp_router_fini(mlxsw_sp);
5064 mlxsw_sp_acl_fini(mlxsw_sp);
5066 mlxsw_sp_nve_fini(mlxsw_sp);
5068 mlxsw_sp_afa_fini(mlxsw_sp);
5070 mlxsw_sp_counter_pool_fini(mlxsw_sp);
5071 err_counter_pool_init:
5072 mlxsw_sp_switchdev_fini(mlxsw_sp);
5074 mlxsw_sp_span_fini(mlxsw_sp);
5076 mlxsw_sp_lag_fini(mlxsw_sp);
5078 mlxsw_sp_buffers_fini(mlxsw_sp);
5080 mlxsw_sp_devlink_traps_fini(mlxsw_sp);
5081 err_devlink_traps_init:
5082 mlxsw_sp_traps_fini(mlxsw_sp);
5084 mlxsw_sp_fids_fini(mlxsw_sp);
5086 mlxsw_sp_kvdl_fini(mlxsw_sp);
5090 static int mlxsw_sp1_init(struct mlxsw_core *mlxsw_core,
5091 const struct mlxsw_bus_info *mlxsw_bus_info,
5092 struct netlink_ext_ack *extack)
5094 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
5096 mlxsw_sp->req_rev = &mlxsw_sp1_fw_rev;
5097 mlxsw_sp->fw_filename = MLXSW_SP1_FW_FILENAME;
5098 mlxsw_sp->kvdl_ops = &mlxsw_sp1_kvdl_ops;
5099 mlxsw_sp->afa_ops = &mlxsw_sp1_act_afa_ops;
5100 mlxsw_sp->afk_ops = &mlxsw_sp1_afk_ops;
5101 mlxsw_sp->mr_tcam_ops = &mlxsw_sp1_mr_tcam_ops;
5102 mlxsw_sp->acl_tcam_ops = &mlxsw_sp1_acl_tcam_ops;
5103 mlxsw_sp->nve_ops_arr = mlxsw_sp1_nve_ops_arr;
5104 mlxsw_sp->mac_mask = mlxsw_sp1_mac_mask;
5105 mlxsw_sp->rif_ops_arr = mlxsw_sp1_rif_ops_arr;
5106 mlxsw_sp->sb_vals = &mlxsw_sp1_sb_vals;
5107 mlxsw_sp->port_type_speed_ops = &mlxsw_sp1_port_type_speed_ops;
5108 mlxsw_sp->ptp_ops = &mlxsw_sp1_ptp_ops;
5109 mlxsw_sp->listeners = mlxsw_sp1_listener;
5110 mlxsw_sp->listeners_count = ARRAY_SIZE(mlxsw_sp1_listener);
5112 return mlxsw_sp_init(mlxsw_core, mlxsw_bus_info, extack);
5115 static int mlxsw_sp2_init(struct mlxsw_core *mlxsw_core,
5116 const struct mlxsw_bus_info *mlxsw_bus_info,
5117 struct netlink_ext_ack *extack)
5119 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
5121 mlxsw_sp->req_rev = &mlxsw_sp2_fw_rev;
5122 mlxsw_sp->fw_filename = MLXSW_SP2_FW_FILENAME;
5123 mlxsw_sp->kvdl_ops = &mlxsw_sp2_kvdl_ops;
5124 mlxsw_sp->afa_ops = &mlxsw_sp2_act_afa_ops;
5125 mlxsw_sp->afk_ops = &mlxsw_sp2_afk_ops;
5126 mlxsw_sp->mr_tcam_ops = &mlxsw_sp2_mr_tcam_ops;
5127 mlxsw_sp->acl_tcam_ops = &mlxsw_sp2_acl_tcam_ops;
5128 mlxsw_sp->nve_ops_arr = mlxsw_sp2_nve_ops_arr;
5129 mlxsw_sp->mac_mask = mlxsw_sp2_mac_mask;
5130 mlxsw_sp->rif_ops_arr = mlxsw_sp2_rif_ops_arr;
5131 mlxsw_sp->sb_vals = &mlxsw_sp2_sb_vals;
5132 mlxsw_sp->port_type_speed_ops = &mlxsw_sp2_port_type_speed_ops;
5133 mlxsw_sp->ptp_ops = &mlxsw_sp2_ptp_ops;
5135 return mlxsw_sp_init(mlxsw_core, mlxsw_bus_info, extack);
5138 static void mlxsw_sp_fini(struct mlxsw_core *mlxsw_core)
5140 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
5142 mlxsw_sp_ports_remove(mlxsw_sp);
5143 mlxsw_sp_port_module_info_fini(mlxsw_sp);
5144 mlxsw_sp_dpipe_fini(mlxsw_sp);
5145 unregister_netdevice_notifier_net(mlxsw_sp_net(mlxsw_sp),
5146 &mlxsw_sp->netdevice_nb);
5147 if (mlxsw_sp->clock) {
5148 mlxsw_sp->ptp_ops->fini(mlxsw_sp->ptp_state);
5149 mlxsw_sp->ptp_ops->clock_fini(mlxsw_sp->clock);
5151 mlxsw_sp_router_fini(mlxsw_sp);
5152 mlxsw_sp_acl_fini(mlxsw_sp);
5153 mlxsw_sp_nve_fini(mlxsw_sp);
5154 mlxsw_sp_afa_fini(mlxsw_sp);
5155 mlxsw_sp_counter_pool_fini(mlxsw_sp);
5156 mlxsw_sp_switchdev_fini(mlxsw_sp);
5157 mlxsw_sp_span_fini(mlxsw_sp);
5158 mlxsw_sp_lag_fini(mlxsw_sp);
5159 mlxsw_sp_buffers_fini(mlxsw_sp);
5160 mlxsw_sp_devlink_traps_fini(mlxsw_sp);
5161 mlxsw_sp_traps_fini(mlxsw_sp);
5162 mlxsw_sp_fids_fini(mlxsw_sp);
5163 mlxsw_sp_kvdl_fini(mlxsw_sp);
5166 /* Per-FID flood tables are used for both "true" 802.1D FIDs and emulated
5169 #define MLXSW_SP_FID_FLOOD_TABLE_SIZE (MLXSW_SP_FID_8021D_MAX + \
5172 static const struct mlxsw_config_profile mlxsw_sp1_config_profile = {
5174 .max_mid = MLXSW_SP_MID_MAX,
5175 .used_flood_tables = 1,
5176 .used_flood_mode = 1,
5178 .max_fid_flood_tables = 3,
5179 .fid_flood_table_size = MLXSW_SP_FID_FLOOD_TABLE_SIZE,
5180 .used_max_ib_mc = 1,
5184 .used_kvd_sizes = 1,
5185 .kvd_hash_single_parts = 59,
5186 .kvd_hash_double_parts = 41,
5187 .kvd_linear_size = MLXSW_SP_KVD_LINEAR_SIZE,
5191 .type = MLXSW_PORT_SWID_TYPE_ETH,
5196 static const struct mlxsw_config_profile mlxsw_sp2_config_profile = {
5198 .max_mid = MLXSW_SP_MID_MAX,
5199 .used_flood_tables = 1,
5200 .used_flood_mode = 1,
5202 .max_fid_flood_tables = 3,
5203 .fid_flood_table_size = MLXSW_SP_FID_FLOOD_TABLE_SIZE,
5204 .used_max_ib_mc = 1,
5211 .type = MLXSW_PORT_SWID_TYPE_ETH,
5217 mlxsw_sp_resource_size_params_prepare(struct mlxsw_core *mlxsw_core,
5218 struct devlink_resource_size_params *kvd_size_params,
5219 struct devlink_resource_size_params *linear_size_params,
5220 struct devlink_resource_size_params *hash_double_size_params,
5221 struct devlink_resource_size_params *hash_single_size_params)
5223 u32 single_size_min = MLXSW_CORE_RES_GET(mlxsw_core,
5224 KVD_SINGLE_MIN_SIZE);
5225 u32 double_size_min = MLXSW_CORE_RES_GET(mlxsw_core,
5226 KVD_DOUBLE_MIN_SIZE);
5227 u32 kvd_size = MLXSW_CORE_RES_GET(mlxsw_core, KVD_SIZE);
5228 u32 linear_size_min = 0;
5230 devlink_resource_size_params_init(kvd_size_params, kvd_size, kvd_size,
5231 MLXSW_SP_KVD_GRANULARITY,
5232 DEVLINK_RESOURCE_UNIT_ENTRY);
5233 devlink_resource_size_params_init(linear_size_params, linear_size_min,
5234 kvd_size - single_size_min -
5236 MLXSW_SP_KVD_GRANULARITY,
5237 DEVLINK_RESOURCE_UNIT_ENTRY);
5238 devlink_resource_size_params_init(hash_double_size_params,
5240 kvd_size - single_size_min -
5242 MLXSW_SP_KVD_GRANULARITY,
5243 DEVLINK_RESOURCE_UNIT_ENTRY);
5244 devlink_resource_size_params_init(hash_single_size_params,
5246 kvd_size - double_size_min -
5248 MLXSW_SP_KVD_GRANULARITY,
5249 DEVLINK_RESOURCE_UNIT_ENTRY);
5252 static int mlxsw_sp1_resources_kvd_register(struct mlxsw_core *mlxsw_core)
5254 struct devlink *devlink = priv_to_devlink(mlxsw_core);
5255 struct devlink_resource_size_params hash_single_size_params;
5256 struct devlink_resource_size_params hash_double_size_params;
5257 struct devlink_resource_size_params linear_size_params;
5258 struct devlink_resource_size_params kvd_size_params;
5259 u32 kvd_size, single_size, double_size, linear_size;
5260 const struct mlxsw_config_profile *profile;
5263 profile = &mlxsw_sp1_config_profile;
5264 if (!MLXSW_CORE_RES_VALID(mlxsw_core, KVD_SIZE))
5267 mlxsw_sp_resource_size_params_prepare(mlxsw_core, &kvd_size_params,
5268 &linear_size_params,
5269 &hash_double_size_params,
5270 &hash_single_size_params);
5272 kvd_size = MLXSW_CORE_RES_GET(mlxsw_core, KVD_SIZE);
5273 err = devlink_resource_register(devlink, MLXSW_SP_RESOURCE_NAME_KVD,
5274 kvd_size, MLXSW_SP_RESOURCE_KVD,
5275 DEVLINK_RESOURCE_ID_PARENT_TOP,
5280 linear_size = profile->kvd_linear_size;
5281 err = devlink_resource_register(devlink, MLXSW_SP_RESOURCE_NAME_KVD_LINEAR,
5283 MLXSW_SP_RESOURCE_KVD_LINEAR,
5284 MLXSW_SP_RESOURCE_KVD,
5285 &linear_size_params);
5289 err = mlxsw_sp1_kvdl_resources_register(mlxsw_core);
5293 double_size = kvd_size - linear_size;
5294 double_size *= profile->kvd_hash_double_parts;
5295 double_size /= profile->kvd_hash_double_parts +
5296 profile->kvd_hash_single_parts;
5297 double_size = rounddown(double_size, MLXSW_SP_KVD_GRANULARITY);
5298 err = devlink_resource_register(devlink, MLXSW_SP_RESOURCE_NAME_KVD_HASH_DOUBLE,
5300 MLXSW_SP_RESOURCE_KVD_HASH_DOUBLE,
5301 MLXSW_SP_RESOURCE_KVD,
5302 &hash_double_size_params);
5306 single_size = kvd_size - double_size - linear_size;
5307 err = devlink_resource_register(devlink, MLXSW_SP_RESOURCE_NAME_KVD_HASH_SINGLE,
5309 MLXSW_SP_RESOURCE_KVD_HASH_SINGLE,
5310 MLXSW_SP_RESOURCE_KVD,
5311 &hash_single_size_params);
5318 static int mlxsw_sp2_resources_kvd_register(struct mlxsw_core *mlxsw_core)
5320 struct devlink *devlink = priv_to_devlink(mlxsw_core);
5321 struct devlink_resource_size_params kvd_size_params;
5324 if (!MLXSW_CORE_RES_VALID(mlxsw_core, KVD_SIZE))
5327 kvd_size = MLXSW_CORE_RES_GET(mlxsw_core, KVD_SIZE);
5328 devlink_resource_size_params_init(&kvd_size_params, kvd_size, kvd_size,
5329 MLXSW_SP_KVD_GRANULARITY,
5330 DEVLINK_RESOURCE_UNIT_ENTRY);
5332 return devlink_resource_register(devlink, MLXSW_SP_RESOURCE_NAME_KVD,
5333 kvd_size, MLXSW_SP_RESOURCE_KVD,
5334 DEVLINK_RESOURCE_ID_PARENT_TOP,
5338 static int mlxsw_sp_resources_span_register(struct mlxsw_core *mlxsw_core)
5340 struct devlink *devlink = priv_to_devlink(mlxsw_core);
5341 struct devlink_resource_size_params span_size_params;
5344 if (!MLXSW_CORE_RES_VALID(mlxsw_core, MAX_SPAN))
5347 max_span = MLXSW_CORE_RES_GET(mlxsw_core, MAX_SPAN);
5348 devlink_resource_size_params_init(&span_size_params, max_span, max_span,
5349 1, DEVLINK_RESOURCE_UNIT_ENTRY);
5351 return devlink_resource_register(devlink, MLXSW_SP_RESOURCE_NAME_SPAN,
5352 max_span, MLXSW_SP_RESOURCE_SPAN,
5353 DEVLINK_RESOURCE_ID_PARENT_TOP,
5357 static int mlxsw_sp1_resources_register(struct mlxsw_core *mlxsw_core)
5361 err = mlxsw_sp1_resources_kvd_register(mlxsw_core);
5365 err = mlxsw_sp_resources_span_register(mlxsw_core);
5367 goto err_resources_span_register;
5371 err_resources_span_register:
5372 devlink_resources_unregister(priv_to_devlink(mlxsw_core), NULL);
5376 static int mlxsw_sp2_resources_register(struct mlxsw_core *mlxsw_core)
5380 err = mlxsw_sp2_resources_kvd_register(mlxsw_core);
5384 err = mlxsw_sp_resources_span_register(mlxsw_core);
5386 goto err_resources_span_register;
5390 err_resources_span_register:
5391 devlink_resources_unregister(priv_to_devlink(mlxsw_core), NULL);
5395 static int mlxsw_sp_kvd_sizes_get(struct mlxsw_core *mlxsw_core,
5396 const struct mlxsw_config_profile *profile,
5397 u64 *p_single_size, u64 *p_double_size,
5400 struct devlink *devlink = priv_to_devlink(mlxsw_core);
5404 if (!MLXSW_CORE_RES_VALID(mlxsw_core, KVD_SINGLE_MIN_SIZE) ||
5405 !MLXSW_CORE_RES_VALID(mlxsw_core, KVD_DOUBLE_MIN_SIZE))
5408 /* The hash part is what left of the kvd without the
5409 * linear part. It is split to the single size and
5410 * double size by the parts ratio from the profile.
5411 * Both sizes must be a multiplications of the
5412 * granularity from the profile. In case the user
5413 * provided the sizes they are obtained via devlink.
5415 err = devlink_resource_size_get(devlink,
5416 MLXSW_SP_RESOURCE_KVD_LINEAR,
5419 *p_linear_size = profile->kvd_linear_size;
5421 err = devlink_resource_size_get(devlink,
5422 MLXSW_SP_RESOURCE_KVD_HASH_DOUBLE,
5425 double_size = MLXSW_CORE_RES_GET(mlxsw_core, KVD_SIZE) -
5427 double_size *= profile->kvd_hash_double_parts;
5428 double_size /= profile->kvd_hash_double_parts +
5429 profile->kvd_hash_single_parts;
5430 *p_double_size = rounddown(double_size,
5431 MLXSW_SP_KVD_GRANULARITY);
5434 err = devlink_resource_size_get(devlink,
5435 MLXSW_SP_RESOURCE_KVD_HASH_SINGLE,
5438 *p_single_size = MLXSW_CORE_RES_GET(mlxsw_core, KVD_SIZE) -
5439 *p_double_size - *p_linear_size;
5441 /* Check results are legal. */
5442 if (*p_single_size < MLXSW_CORE_RES_GET(mlxsw_core, KVD_SINGLE_MIN_SIZE) ||
5443 *p_double_size < MLXSW_CORE_RES_GET(mlxsw_core, KVD_DOUBLE_MIN_SIZE) ||
5444 MLXSW_CORE_RES_GET(mlxsw_core, KVD_SIZE) < *p_linear_size)
5451 mlxsw_sp_devlink_param_fw_load_policy_validate(struct devlink *devlink, u32 id,
5452 union devlink_param_value val,
5453 struct netlink_ext_ack *extack)
5455 if ((val.vu8 != DEVLINK_PARAM_FW_LOAD_POLICY_VALUE_DRIVER) &&
5456 (val.vu8 != DEVLINK_PARAM_FW_LOAD_POLICY_VALUE_FLASH)) {
5457 NL_SET_ERR_MSG_MOD(extack, "'fw_load_policy' must be 'driver' or 'flash'");
5464 static const struct devlink_param mlxsw_sp_devlink_params[] = {
5465 DEVLINK_PARAM_GENERIC(FW_LOAD_POLICY,
5466 BIT(DEVLINK_PARAM_CMODE_DRIVERINIT),
5468 mlxsw_sp_devlink_param_fw_load_policy_validate),
5471 static int mlxsw_sp_params_register(struct mlxsw_core *mlxsw_core)
5473 struct devlink *devlink = priv_to_devlink(mlxsw_core);
5474 union devlink_param_value value;
5477 err = devlink_params_register(devlink, mlxsw_sp_devlink_params,
5478 ARRAY_SIZE(mlxsw_sp_devlink_params));
5482 value.vu8 = DEVLINK_PARAM_FW_LOAD_POLICY_VALUE_DRIVER;
5483 devlink_param_driverinit_value_set(devlink,
5484 DEVLINK_PARAM_GENERIC_ID_FW_LOAD_POLICY,
5489 static void mlxsw_sp_params_unregister(struct mlxsw_core *mlxsw_core)
5491 devlink_params_unregister(priv_to_devlink(mlxsw_core),
5492 mlxsw_sp_devlink_params,
5493 ARRAY_SIZE(mlxsw_sp_devlink_params));
5497 mlxsw_sp_params_acl_region_rehash_intrvl_get(struct devlink *devlink, u32 id,
5498 struct devlink_param_gset_ctx *ctx)
5500 struct mlxsw_core *mlxsw_core = devlink_priv(devlink);
5501 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
5503 ctx->val.vu32 = mlxsw_sp_acl_region_rehash_intrvl_get(mlxsw_sp);
5508 mlxsw_sp_params_acl_region_rehash_intrvl_set(struct devlink *devlink, u32 id,
5509 struct devlink_param_gset_ctx *ctx)
5511 struct mlxsw_core *mlxsw_core = devlink_priv(devlink);
5512 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
5514 return mlxsw_sp_acl_region_rehash_intrvl_set(mlxsw_sp, ctx->val.vu32);
5517 static const struct devlink_param mlxsw_sp2_devlink_params[] = {
5518 DEVLINK_PARAM_DRIVER(MLXSW_DEVLINK_PARAM_ID_ACL_REGION_REHASH_INTERVAL,
5519 "acl_region_rehash_interval",
5520 DEVLINK_PARAM_TYPE_U32,
5521 BIT(DEVLINK_PARAM_CMODE_RUNTIME),
5522 mlxsw_sp_params_acl_region_rehash_intrvl_get,
5523 mlxsw_sp_params_acl_region_rehash_intrvl_set,
5527 static int mlxsw_sp2_params_register(struct mlxsw_core *mlxsw_core)
5529 struct devlink *devlink = priv_to_devlink(mlxsw_core);
5530 union devlink_param_value value;
5533 err = mlxsw_sp_params_register(mlxsw_core);
5537 err = devlink_params_register(devlink, mlxsw_sp2_devlink_params,
5538 ARRAY_SIZE(mlxsw_sp2_devlink_params));
5540 goto err_devlink_params_register;
5543 devlink_param_driverinit_value_set(devlink,
5544 MLXSW_DEVLINK_PARAM_ID_ACL_REGION_REHASH_INTERVAL,
5548 err_devlink_params_register:
5549 mlxsw_sp_params_unregister(mlxsw_core);
5553 static void mlxsw_sp2_params_unregister(struct mlxsw_core *mlxsw_core)
5555 devlink_params_unregister(priv_to_devlink(mlxsw_core),
5556 mlxsw_sp2_devlink_params,
5557 ARRAY_SIZE(mlxsw_sp2_devlink_params));
5558 mlxsw_sp_params_unregister(mlxsw_core);
5561 static void mlxsw_sp_ptp_transmitted(struct mlxsw_core *mlxsw_core,
5562 struct sk_buff *skb, u8 local_port)
5564 struct mlxsw_sp *mlxsw_sp = mlxsw_core_driver_priv(mlxsw_core);
5566 skb_pull(skb, MLXSW_TXHDR_LEN);
5567 mlxsw_sp->ptp_ops->transmitted(mlxsw_sp, skb, local_port);
5570 static struct mlxsw_driver mlxsw_sp1_driver = {
5571 .kind = mlxsw_sp1_driver_name,
5572 .priv_size = sizeof(struct mlxsw_sp),
5573 .init = mlxsw_sp1_init,
5574 .fini = mlxsw_sp_fini,
5575 .basic_trap_groups_set = mlxsw_sp_basic_trap_groups_set,
5576 .port_split = mlxsw_sp_port_split,
5577 .port_unsplit = mlxsw_sp_port_unsplit,
5578 .sb_pool_get = mlxsw_sp_sb_pool_get,
5579 .sb_pool_set = mlxsw_sp_sb_pool_set,
5580 .sb_port_pool_get = mlxsw_sp_sb_port_pool_get,
5581 .sb_port_pool_set = mlxsw_sp_sb_port_pool_set,
5582 .sb_tc_pool_bind_get = mlxsw_sp_sb_tc_pool_bind_get,
5583 .sb_tc_pool_bind_set = mlxsw_sp_sb_tc_pool_bind_set,
5584 .sb_occ_snapshot = mlxsw_sp_sb_occ_snapshot,
5585 .sb_occ_max_clear = mlxsw_sp_sb_occ_max_clear,
5586 .sb_occ_port_pool_get = mlxsw_sp_sb_occ_port_pool_get,
5587 .sb_occ_tc_port_bind_get = mlxsw_sp_sb_occ_tc_port_bind_get,
5588 .flash_update = mlxsw_sp_flash_update,
5589 .trap_init = mlxsw_sp_trap_init,
5590 .trap_fini = mlxsw_sp_trap_fini,
5591 .trap_action_set = mlxsw_sp_trap_action_set,
5592 .trap_group_init = mlxsw_sp_trap_group_init,
5593 .txhdr_construct = mlxsw_sp_txhdr_construct,
5594 .resources_register = mlxsw_sp1_resources_register,
5595 .kvd_sizes_get = mlxsw_sp_kvd_sizes_get,
5596 .params_register = mlxsw_sp_params_register,
5597 .params_unregister = mlxsw_sp_params_unregister,
5598 .ptp_transmitted = mlxsw_sp_ptp_transmitted,
5599 .txhdr_len = MLXSW_TXHDR_LEN,
5600 .profile = &mlxsw_sp1_config_profile,
5601 .res_query_enabled = true,
5604 static struct mlxsw_driver mlxsw_sp2_driver = {
5605 .kind = mlxsw_sp2_driver_name,
5606 .priv_size = sizeof(struct mlxsw_sp),
5607 .init = mlxsw_sp2_init,
5608 .fini = mlxsw_sp_fini,
5609 .basic_trap_groups_set = mlxsw_sp_basic_trap_groups_set,
5610 .port_split = mlxsw_sp_port_split,
5611 .port_unsplit = mlxsw_sp_port_unsplit,
5612 .sb_pool_get = mlxsw_sp_sb_pool_get,
5613 .sb_pool_set = mlxsw_sp_sb_pool_set,
5614 .sb_port_pool_get = mlxsw_sp_sb_port_pool_get,
5615 .sb_port_pool_set = mlxsw_sp_sb_port_pool_set,
5616 .sb_tc_pool_bind_get = mlxsw_sp_sb_tc_pool_bind_get,
5617 .sb_tc_pool_bind_set = mlxsw_sp_sb_tc_pool_bind_set,
5618 .sb_occ_snapshot = mlxsw_sp_sb_occ_snapshot,
5619 .sb_occ_max_clear = mlxsw_sp_sb_occ_max_clear,
5620 .sb_occ_port_pool_get = mlxsw_sp_sb_occ_port_pool_get,
5621 .sb_occ_tc_port_bind_get = mlxsw_sp_sb_occ_tc_port_bind_get,
5622 .flash_update = mlxsw_sp_flash_update,
5623 .trap_init = mlxsw_sp_trap_init,
5624 .trap_fini = mlxsw_sp_trap_fini,
5625 .trap_action_set = mlxsw_sp_trap_action_set,
5626 .trap_group_init = mlxsw_sp_trap_group_init,
5627 .txhdr_construct = mlxsw_sp_txhdr_construct,
5628 .resources_register = mlxsw_sp2_resources_register,
5629 .params_register = mlxsw_sp2_params_register,
5630 .params_unregister = mlxsw_sp2_params_unregister,
5631 .ptp_transmitted = mlxsw_sp_ptp_transmitted,
5632 .txhdr_len = MLXSW_TXHDR_LEN,
5633 .profile = &mlxsw_sp2_config_profile,
5634 .res_query_enabled = true,
5637 static struct mlxsw_driver mlxsw_sp3_driver = {
5638 .kind = mlxsw_sp3_driver_name,
5639 .priv_size = sizeof(struct mlxsw_sp),
5640 .init = mlxsw_sp2_init,
5641 .fini = mlxsw_sp_fini,
5642 .basic_trap_groups_set = mlxsw_sp_basic_trap_groups_set,
5643 .port_split = mlxsw_sp_port_split,
5644 .port_unsplit = mlxsw_sp_port_unsplit,
5645 .sb_pool_get = mlxsw_sp_sb_pool_get,
5646 .sb_pool_set = mlxsw_sp_sb_pool_set,
5647 .sb_port_pool_get = mlxsw_sp_sb_port_pool_get,
5648 .sb_port_pool_set = mlxsw_sp_sb_port_pool_set,
5649 .sb_tc_pool_bind_get = mlxsw_sp_sb_tc_pool_bind_get,
5650 .sb_tc_pool_bind_set = mlxsw_sp_sb_tc_pool_bind_set,
5651 .sb_occ_snapshot = mlxsw_sp_sb_occ_snapshot,
5652 .sb_occ_max_clear = mlxsw_sp_sb_occ_max_clear,
5653 .sb_occ_port_pool_get = mlxsw_sp_sb_occ_port_pool_get,
5654 .sb_occ_tc_port_bind_get = mlxsw_sp_sb_occ_tc_port_bind_get,
5655 .flash_update = mlxsw_sp_flash_update,
5656 .trap_init = mlxsw_sp_trap_init,
5657 .trap_fini = mlxsw_sp_trap_fini,
5658 .trap_action_set = mlxsw_sp_trap_action_set,
5659 .trap_group_init = mlxsw_sp_trap_group_init,
5660 .txhdr_construct = mlxsw_sp_txhdr_construct,
5661 .resources_register = mlxsw_sp2_resources_register,
5662 .params_register = mlxsw_sp2_params_register,
5663 .params_unregister = mlxsw_sp2_params_unregister,
5664 .ptp_transmitted = mlxsw_sp_ptp_transmitted,
5665 .txhdr_len = MLXSW_TXHDR_LEN,
5666 .profile = &mlxsw_sp2_config_profile,
5667 .res_query_enabled = true,
5670 bool mlxsw_sp_port_dev_check(const struct net_device *dev)
5672 return dev->netdev_ops == &mlxsw_sp_port_netdev_ops;
5675 static int mlxsw_sp_lower_dev_walk(struct net_device *lower_dev, void *data)
5677 struct mlxsw_sp_port **p_mlxsw_sp_port = data;
5680 if (mlxsw_sp_port_dev_check(lower_dev)) {
5681 *p_mlxsw_sp_port = netdev_priv(lower_dev);
5688 struct mlxsw_sp_port *mlxsw_sp_port_dev_lower_find(struct net_device *dev)
5690 struct mlxsw_sp_port *mlxsw_sp_port;
5692 if (mlxsw_sp_port_dev_check(dev))
5693 return netdev_priv(dev);
5695 mlxsw_sp_port = NULL;
5696 netdev_walk_all_lower_dev(dev, mlxsw_sp_lower_dev_walk, &mlxsw_sp_port);
5698 return mlxsw_sp_port;
5701 struct mlxsw_sp *mlxsw_sp_lower_get(struct net_device *dev)
5703 struct mlxsw_sp_port *mlxsw_sp_port;
5705 mlxsw_sp_port = mlxsw_sp_port_dev_lower_find(dev);
5706 return mlxsw_sp_port ? mlxsw_sp_port->mlxsw_sp : NULL;
5709 struct mlxsw_sp_port *mlxsw_sp_port_dev_lower_find_rcu(struct net_device *dev)
5711 struct mlxsw_sp_port *mlxsw_sp_port;
5713 if (mlxsw_sp_port_dev_check(dev))
5714 return netdev_priv(dev);
5716 mlxsw_sp_port = NULL;
5717 netdev_walk_all_lower_dev_rcu(dev, mlxsw_sp_lower_dev_walk,
5720 return mlxsw_sp_port;
5723 struct mlxsw_sp_port *mlxsw_sp_port_lower_dev_hold(struct net_device *dev)
5725 struct mlxsw_sp_port *mlxsw_sp_port;
5728 mlxsw_sp_port = mlxsw_sp_port_dev_lower_find_rcu(dev);
5730 dev_hold(mlxsw_sp_port->dev);
5732 return mlxsw_sp_port;
5735 void mlxsw_sp_port_dev_put(struct mlxsw_sp_port *mlxsw_sp_port)
5737 dev_put(mlxsw_sp_port->dev);
5741 mlxsw_sp_port_lag_uppers_cleanup(struct mlxsw_sp_port *mlxsw_sp_port,
5742 struct net_device *lag_dev)
5744 struct net_device *br_dev = netdev_master_upper_dev_get(lag_dev);
5745 struct net_device *upper_dev;
5746 struct list_head *iter;
5748 if (netif_is_bridge_port(lag_dev))
5749 mlxsw_sp_port_bridge_leave(mlxsw_sp_port, lag_dev, br_dev);
5751 netdev_for_each_upper_dev_rcu(lag_dev, upper_dev, iter) {
5752 if (!netif_is_bridge_port(upper_dev))
5754 br_dev = netdev_master_upper_dev_get(upper_dev);
5755 mlxsw_sp_port_bridge_leave(mlxsw_sp_port, upper_dev, br_dev);
5759 static int mlxsw_sp_lag_create(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
5761 char sldr_pl[MLXSW_REG_SLDR_LEN];
5763 mlxsw_reg_sldr_lag_create_pack(sldr_pl, lag_id);
5764 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
5767 static int mlxsw_sp_lag_destroy(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
5769 char sldr_pl[MLXSW_REG_SLDR_LEN];
5771 mlxsw_reg_sldr_lag_destroy_pack(sldr_pl, lag_id);
5772 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
5775 static int mlxsw_sp_lag_col_port_add(struct mlxsw_sp_port *mlxsw_sp_port,
5776 u16 lag_id, u8 port_index)
5778 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5779 char slcor_pl[MLXSW_REG_SLCOR_LEN];
5781 mlxsw_reg_slcor_port_add_pack(slcor_pl, mlxsw_sp_port->local_port,
5782 lag_id, port_index);
5783 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
5786 static int mlxsw_sp_lag_col_port_remove(struct mlxsw_sp_port *mlxsw_sp_port,
5789 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5790 char slcor_pl[MLXSW_REG_SLCOR_LEN];
5792 mlxsw_reg_slcor_port_remove_pack(slcor_pl, mlxsw_sp_port->local_port,
5794 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
5797 static int mlxsw_sp_lag_col_port_enable(struct mlxsw_sp_port *mlxsw_sp_port,
5800 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5801 char slcor_pl[MLXSW_REG_SLCOR_LEN];
5803 mlxsw_reg_slcor_col_enable_pack(slcor_pl, mlxsw_sp_port->local_port,
5805 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
5808 static int mlxsw_sp_lag_col_port_disable(struct mlxsw_sp_port *mlxsw_sp_port,
5811 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5812 char slcor_pl[MLXSW_REG_SLCOR_LEN];
5814 mlxsw_reg_slcor_col_disable_pack(slcor_pl, mlxsw_sp_port->local_port,
5816 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(slcor), slcor_pl);
5819 static int mlxsw_sp_lag_index_get(struct mlxsw_sp *mlxsw_sp,
5820 struct net_device *lag_dev,
5823 struct mlxsw_sp_upper *lag;
5824 int free_lag_id = -1;
5828 max_lag = MLXSW_CORE_RES_GET(mlxsw_sp->core, MAX_LAG);
5829 for (i = 0; i < max_lag; i++) {
5830 lag = mlxsw_sp_lag_get(mlxsw_sp, i);
5831 if (lag->ref_count) {
5832 if (lag->dev == lag_dev) {
5836 } else if (free_lag_id < 0) {
5840 if (free_lag_id < 0)
5842 *p_lag_id = free_lag_id;
5847 mlxsw_sp_master_lag_check(struct mlxsw_sp *mlxsw_sp,
5848 struct net_device *lag_dev,
5849 struct netdev_lag_upper_info *lag_upper_info,
5850 struct netlink_ext_ack *extack)
5854 if (mlxsw_sp_lag_index_get(mlxsw_sp, lag_dev, &lag_id) != 0) {
5855 NL_SET_ERR_MSG_MOD(extack, "Exceeded number of supported LAG devices");
5858 if (lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) {
5859 NL_SET_ERR_MSG_MOD(extack, "LAG device using unsupported Tx type");
5865 static int mlxsw_sp_port_lag_index_get(struct mlxsw_sp *mlxsw_sp,
5866 u16 lag_id, u8 *p_port_index)
5868 u64 max_lag_members;
5871 max_lag_members = MLXSW_CORE_RES_GET(mlxsw_sp->core,
5873 for (i = 0; i < max_lag_members; i++) {
5874 if (!mlxsw_sp_port_lagged_get(mlxsw_sp, lag_id, i)) {
5882 static int mlxsw_sp_port_lag_join(struct mlxsw_sp_port *mlxsw_sp_port,
5883 struct net_device *lag_dev)
5885 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5886 struct mlxsw_sp_upper *lag;
5891 err = mlxsw_sp_lag_index_get(mlxsw_sp, lag_dev, &lag_id);
5894 lag = mlxsw_sp_lag_get(mlxsw_sp, lag_id);
5895 if (!lag->ref_count) {
5896 err = mlxsw_sp_lag_create(mlxsw_sp, lag_id);
5902 err = mlxsw_sp_port_lag_index_get(mlxsw_sp, lag_id, &port_index);
5905 err = mlxsw_sp_lag_col_port_add(mlxsw_sp_port, lag_id, port_index);
5907 goto err_col_port_add;
5909 mlxsw_core_lag_mapping_set(mlxsw_sp->core, lag_id, port_index,
5910 mlxsw_sp_port->local_port);
5911 mlxsw_sp_port->lag_id = lag_id;
5912 mlxsw_sp_port->lagged = 1;
5915 /* Port is no longer usable as a router interface */
5916 if (mlxsw_sp_port->default_vlan->fid)
5917 mlxsw_sp_port_vlan_router_leave(mlxsw_sp_port->default_vlan);
5922 if (!lag->ref_count)
5923 mlxsw_sp_lag_destroy(mlxsw_sp, lag_id);
5927 static void mlxsw_sp_port_lag_leave(struct mlxsw_sp_port *mlxsw_sp_port,
5928 struct net_device *lag_dev)
5930 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5931 u16 lag_id = mlxsw_sp_port->lag_id;
5932 struct mlxsw_sp_upper *lag;
5934 if (!mlxsw_sp_port->lagged)
5936 lag = mlxsw_sp_lag_get(mlxsw_sp, lag_id);
5937 WARN_ON(lag->ref_count == 0);
5939 mlxsw_sp_lag_col_port_remove(mlxsw_sp_port, lag_id);
5941 /* Any VLANs configured on the port are no longer valid */
5942 mlxsw_sp_port_vlan_flush(mlxsw_sp_port, false);
5943 mlxsw_sp_port_vlan_cleanup(mlxsw_sp_port->default_vlan);
5944 /* Make the LAG and its directly linked uppers leave bridges they
5947 mlxsw_sp_port_lag_uppers_cleanup(mlxsw_sp_port, lag_dev);
5949 if (lag->ref_count == 1)
5950 mlxsw_sp_lag_destroy(mlxsw_sp, lag_id);
5952 mlxsw_core_lag_mapping_clear(mlxsw_sp->core, lag_id,
5953 mlxsw_sp_port->local_port);
5954 mlxsw_sp_port->lagged = 0;
5957 /* Make sure untagged frames are allowed to ingress */
5958 mlxsw_sp_port_pvid_set(mlxsw_sp_port, MLXSW_SP_DEFAULT_VID);
5961 static int mlxsw_sp_lag_dist_port_add(struct mlxsw_sp_port *mlxsw_sp_port,
5964 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5965 char sldr_pl[MLXSW_REG_SLDR_LEN];
5967 mlxsw_reg_sldr_lag_add_port_pack(sldr_pl, lag_id,
5968 mlxsw_sp_port->local_port);
5969 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
5972 static int mlxsw_sp_lag_dist_port_remove(struct mlxsw_sp_port *mlxsw_sp_port,
5975 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
5976 char sldr_pl[MLXSW_REG_SLDR_LEN];
5978 mlxsw_reg_sldr_lag_remove_port_pack(sldr_pl, lag_id,
5979 mlxsw_sp_port->local_port);
5980 return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(sldr), sldr_pl);
5984 mlxsw_sp_port_lag_col_dist_enable(struct mlxsw_sp_port *mlxsw_sp_port)
5988 err = mlxsw_sp_lag_col_port_enable(mlxsw_sp_port,
5989 mlxsw_sp_port->lag_id);
5993 err = mlxsw_sp_lag_dist_port_add(mlxsw_sp_port, mlxsw_sp_port->lag_id);
5995 goto err_dist_port_add;
6000 mlxsw_sp_lag_col_port_disable(mlxsw_sp_port, mlxsw_sp_port->lag_id);
6005 mlxsw_sp_port_lag_col_dist_disable(struct mlxsw_sp_port *mlxsw_sp_port)
6009 err = mlxsw_sp_lag_dist_port_remove(mlxsw_sp_port,
6010 mlxsw_sp_port->lag_id);
6014 err = mlxsw_sp_lag_col_port_disable(mlxsw_sp_port,
6015 mlxsw_sp_port->lag_id);
6017 goto err_col_port_disable;
6021 err_col_port_disable:
6022 mlxsw_sp_lag_dist_port_add(mlxsw_sp_port, mlxsw_sp_port->lag_id);
6026 static int mlxsw_sp_port_lag_changed(struct mlxsw_sp_port *mlxsw_sp_port,
6027 struct netdev_lag_lower_state_info *info)
6029 if (info->tx_enabled)
6030 return mlxsw_sp_port_lag_col_dist_enable(mlxsw_sp_port);
6032 return mlxsw_sp_port_lag_col_dist_disable(mlxsw_sp_port);
6035 static int mlxsw_sp_port_stp_set(struct mlxsw_sp_port *mlxsw_sp_port,
6038 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
6039 enum mlxsw_reg_spms_state spms_state;
6044 spms_state = enable ? MLXSW_REG_SPMS_STATE_FORWARDING :
6045 MLXSW_REG_SPMS_STATE_DISCARDING;
6047 spms_pl = kmalloc(MLXSW_REG_SPMS_LEN, GFP_KERNEL);
6050 mlxsw_reg_spms_pack(spms_pl, mlxsw_sp_port->local_port);
6052 for (vid = 0; vid < VLAN_N_VID; vid++)
6053 mlxsw_reg_spms_vid_pack(spms_pl, vid, spms_state);
6055 err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(spms), spms_pl);
6060 static int mlxsw_sp_port_ovs_join(struct mlxsw_sp_port *mlxsw_sp_port)
6065 err = mlxsw_sp_port_vp_mode_set(mlxsw_sp_port, true);
6068 err = mlxsw_sp_port_stp_set(mlxsw_sp_port, true);
6070 goto err_port_stp_set;
6071 err = mlxsw_sp_port_vlan_set(mlxsw_sp_port, 1, VLAN_N_VID - 2,
6074 goto err_port_vlan_set;
6076 for (; vid <= VLAN_N_VID - 1; vid++) {
6077 err = mlxsw_sp_port_vid_learning_set(mlxsw_sp_port,
6080 goto err_vid_learning_set;
6085 err_vid_learning_set:
6086 for (vid--; vid >= 1; vid--)
6087 mlxsw_sp_port_vid_learning_set(mlxsw_sp_port, vid, true);
6089 mlxsw_sp_port_stp_set(mlxsw_sp_port, false);
6091 mlxsw_sp_port_vp_mode_set(mlxsw_sp_port, false);
6095 static void mlxsw_sp_port_ovs_leave(struct mlxsw_sp_port *mlxsw_sp_port)
6099 for (vid = VLAN_N_VID - 1; vid >= 1; vid--)
6100 mlxsw_sp_port_vid_learning_set(mlxsw_sp_port,
6103 mlxsw_sp_port_vlan_set(mlxsw_sp_port, 1, VLAN_N_VID - 2,
6105 mlxsw_sp_port_stp_set(mlxsw_sp_port, false);
6106 mlxsw_sp_port_vp_mode_set(mlxsw_sp_port, false);
6109 static bool mlxsw_sp_bridge_has_multiple_vxlans(struct net_device *br_dev)
6111 unsigned int num_vxlans = 0;
6112 struct net_device *dev;
6113 struct list_head *iter;
6115 netdev_for_each_lower_dev(br_dev, dev, iter) {
6116 if (netif_is_vxlan(dev))
6120 return num_vxlans > 1;
6123 static bool mlxsw_sp_bridge_vxlan_vlan_is_valid(struct net_device *br_dev)
6125 DECLARE_BITMAP(vlans, VLAN_N_VID) = {0};
6126 struct net_device *dev;
6127 struct list_head *iter;
6129 netdev_for_each_lower_dev(br_dev, dev, iter) {
6133 if (!netif_is_vxlan(dev))
6136 err = mlxsw_sp_vxlan_mapped_vid(dev, &pvid);
6140 if (test_and_set_bit(pvid, vlans))
6147 static bool mlxsw_sp_bridge_vxlan_is_valid(struct net_device *br_dev,
6148 struct netlink_ext_ack *extack)
6150 if (br_multicast_enabled(br_dev)) {
6151 NL_SET_ERR_MSG_MOD(extack, "Multicast can not be enabled on a bridge with a VxLAN device");
6155 if (!br_vlan_enabled(br_dev) &&
6156 mlxsw_sp_bridge_has_multiple_vxlans(br_dev)) {
6157 NL_SET_ERR_MSG_MOD(extack, "Multiple VxLAN devices are not supported in a VLAN-unaware bridge");
6161 if (br_vlan_enabled(br_dev) &&
6162 !mlxsw_sp_bridge_vxlan_vlan_is_valid(br_dev)) {
6163 NL_SET_ERR_MSG_MOD(extack, "Multiple VxLAN devices cannot have the same VLAN as PVID and egress untagged");
6170 static int mlxsw_sp_netdevice_port_upper_event(struct net_device *lower_dev,
6171 struct net_device *dev,
6172 unsigned long event, void *ptr)
6174 struct netdev_notifier_changeupper_info *info;
6175 struct mlxsw_sp_port *mlxsw_sp_port;
6176 struct netlink_ext_ack *extack;
6177 struct net_device *upper_dev;
6178 struct mlxsw_sp *mlxsw_sp;
6181 mlxsw_sp_port = netdev_priv(dev);
6182 mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
6184 extack = netdev_notifier_info_to_extack(&info->info);
6187 case NETDEV_PRECHANGEUPPER:
6188 upper_dev = info->upper_dev;
6189 if (!is_vlan_dev(upper_dev) &&
6190 !netif_is_lag_master(upper_dev) &&
6191 !netif_is_bridge_master(upper_dev) &&
6192 !netif_is_ovs_master(upper_dev) &&
6193 !netif_is_macvlan(upper_dev)) {
6194 NL_SET_ERR_MSG_MOD(extack, "Unknown upper device type");
6199 if (netif_is_bridge_master(upper_dev) &&
6200 !mlxsw_sp_bridge_device_is_offloaded(mlxsw_sp, upper_dev) &&
6201 mlxsw_sp_bridge_has_vxlan(upper_dev) &&
6202 !mlxsw_sp_bridge_vxlan_is_valid(upper_dev, extack))
6204 if (netdev_has_any_upper_dev(upper_dev) &&
6205 (!netif_is_bridge_master(upper_dev) ||
6206 !mlxsw_sp_bridge_device_is_offloaded(mlxsw_sp,
6208 NL_SET_ERR_MSG_MOD(extack, "Enslaving a port to a device that already has an upper device is not supported");
6211 if (netif_is_lag_master(upper_dev) &&
6212 !mlxsw_sp_master_lag_check(mlxsw_sp, upper_dev,
6213 info->upper_info, extack))
6215 if (netif_is_lag_master(upper_dev) && vlan_uses_dev(dev)) {
6216 NL_SET_ERR_MSG_MOD(extack, "Master device is a LAG master and this device has a VLAN");
6219 if (netif_is_lag_port(dev) && is_vlan_dev(upper_dev) &&
6220 !netif_is_lag_master(vlan_dev_real_dev(upper_dev))) {
6221 NL_SET_ERR_MSG_MOD(extack, "Can not put a VLAN on a LAG port");
6224 if (netif_is_macvlan(upper_dev) &&
6225 !mlxsw_sp_rif_find_by_dev(mlxsw_sp, lower_dev)) {
6226 NL_SET_ERR_MSG_MOD(extack, "macvlan is only supported on top of router interfaces");
6229 if (netif_is_ovs_master(upper_dev) && vlan_uses_dev(dev)) {
6230 NL_SET_ERR_MSG_MOD(extack, "Master device is an OVS master and this device has a VLAN");
6233 if (netif_is_ovs_port(dev) && is_vlan_dev(upper_dev)) {
6234 NL_SET_ERR_MSG_MOD(extack, "Can not put a VLAN on an OVS port");
6238 case NETDEV_CHANGEUPPER:
6239 upper_dev = info->upper_dev;
6240 if (netif_is_bridge_master(upper_dev)) {
6242 err = mlxsw_sp_port_bridge_join(mlxsw_sp_port,
6247 mlxsw_sp_port_bridge_leave(mlxsw_sp_port,
6250 } else if (netif_is_lag_master(upper_dev)) {
6251 if (info->linking) {
6252 err = mlxsw_sp_port_lag_join(mlxsw_sp_port,
6255 mlxsw_sp_port_lag_col_dist_disable(mlxsw_sp_port);
6256 mlxsw_sp_port_lag_leave(mlxsw_sp_port,
6259 } else if (netif_is_ovs_master(upper_dev)) {
6261 err = mlxsw_sp_port_ovs_join(mlxsw_sp_port);
6263 mlxsw_sp_port_ovs_leave(mlxsw_sp_port);
6264 } else if (netif_is_macvlan(upper_dev)) {
6266 mlxsw_sp_rif_macvlan_del(mlxsw_sp, upper_dev);
6267 } else if (is_vlan_dev(upper_dev)) {
6268 struct net_device *br_dev;
6270 if (!netif_is_bridge_port(upper_dev))
6274 br_dev = netdev_master_upper_dev_get(upper_dev);
6275 mlxsw_sp_port_bridge_leave(mlxsw_sp_port, upper_dev,
6284 static int mlxsw_sp_netdevice_port_lower_event(struct net_device *dev,
6285 unsigned long event, void *ptr)
6287 struct netdev_notifier_changelowerstate_info *info;
6288 struct mlxsw_sp_port *mlxsw_sp_port;
6291 mlxsw_sp_port = netdev_priv(dev);
6295 case NETDEV_CHANGELOWERSTATE:
6296 if (netif_is_lag_port(dev) && mlxsw_sp_port->lagged) {
6297 err = mlxsw_sp_port_lag_changed(mlxsw_sp_port,
6298 info->lower_state_info);
6300 netdev_err(dev, "Failed to reflect link aggregation lower state change\n");
6308 static int mlxsw_sp_netdevice_port_event(struct net_device *lower_dev,
6309 struct net_device *port_dev,
6310 unsigned long event, void *ptr)
6313 case NETDEV_PRECHANGEUPPER:
6314 case NETDEV_CHANGEUPPER:
6315 return mlxsw_sp_netdevice_port_upper_event(lower_dev, port_dev,
6317 case NETDEV_CHANGELOWERSTATE:
6318 return mlxsw_sp_netdevice_port_lower_event(port_dev, event,
6325 static int mlxsw_sp_netdevice_lag_event(struct net_device *lag_dev,
6326 unsigned long event, void *ptr)
6328 struct net_device *dev;
6329 struct list_head *iter;
6332 netdev_for_each_lower_dev(lag_dev, dev, iter) {
6333 if (mlxsw_sp_port_dev_check(dev)) {
6334 ret = mlxsw_sp_netdevice_port_event(lag_dev, dev, event,
6344 static int mlxsw_sp_netdevice_port_vlan_event(struct net_device *vlan_dev,
6345 struct net_device *dev,
6346 unsigned long event, void *ptr,
6349 struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
6350 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
6351 struct netdev_notifier_changeupper_info *info = ptr;
6352 struct netlink_ext_ack *extack;
6353 struct net_device *upper_dev;
6356 extack = netdev_notifier_info_to_extack(&info->info);
6359 case NETDEV_PRECHANGEUPPER:
6360 upper_dev = info->upper_dev;
6361 if (!netif_is_bridge_master(upper_dev) &&
6362 !netif_is_macvlan(upper_dev)) {
6363 NL_SET_ERR_MSG_MOD(extack, "Unknown upper device type");
6368 if (netif_is_bridge_master(upper_dev) &&
6369 !mlxsw_sp_bridge_device_is_offloaded(mlxsw_sp, upper_dev) &&
6370 mlxsw_sp_bridge_has_vxlan(upper_dev) &&
6371 !mlxsw_sp_bridge_vxlan_is_valid(upper_dev, extack))
6373 if (netdev_has_any_upper_dev(upper_dev) &&
6374 (!netif_is_bridge_master(upper_dev) ||
6375 !mlxsw_sp_bridge_device_is_offloaded(mlxsw_sp,
6377 NL_SET_ERR_MSG_MOD(extack, "Enslaving a port to a device that already has an upper device is not supported");
6380 if (netif_is_macvlan(upper_dev) &&
6381 !mlxsw_sp_rif_find_by_dev(mlxsw_sp, vlan_dev)) {
6382 NL_SET_ERR_MSG_MOD(extack, "macvlan is only supported on top of router interfaces");
6386 case NETDEV_CHANGEUPPER:
6387 upper_dev = info->upper_dev;
6388 if (netif_is_bridge_master(upper_dev)) {
6390 err = mlxsw_sp_port_bridge_join(mlxsw_sp_port,
6395 mlxsw_sp_port_bridge_leave(mlxsw_sp_port,
6398 } else if (netif_is_macvlan(upper_dev)) {
6400 mlxsw_sp_rif_macvlan_del(mlxsw_sp, upper_dev);
6411 static int mlxsw_sp_netdevice_lag_port_vlan_event(struct net_device *vlan_dev,
6412 struct net_device *lag_dev,
6413 unsigned long event,
6416 struct net_device *dev;
6417 struct list_head *iter;
6420 netdev_for_each_lower_dev(lag_dev, dev, iter) {
6421 if (mlxsw_sp_port_dev_check(dev)) {
6422 ret = mlxsw_sp_netdevice_port_vlan_event(vlan_dev, dev,
6433 static int mlxsw_sp_netdevice_bridge_vlan_event(struct net_device *vlan_dev,
6434 struct net_device *br_dev,
6435 unsigned long event, void *ptr,
6438 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_lower_get(vlan_dev);
6439 struct netdev_notifier_changeupper_info *info = ptr;
6440 struct netlink_ext_ack *extack;
6441 struct net_device *upper_dev;
6446 extack = netdev_notifier_info_to_extack(&info->info);
6449 case NETDEV_PRECHANGEUPPER:
6450 upper_dev = info->upper_dev;
6451 if (!netif_is_macvlan(upper_dev)) {
6452 NL_SET_ERR_MSG_MOD(extack, "Unknown upper device type");
6457 if (netif_is_macvlan(upper_dev) &&
6458 !mlxsw_sp_rif_find_by_dev(mlxsw_sp, vlan_dev)) {
6459 NL_SET_ERR_MSG_MOD(extack, "macvlan is only supported on top of router interfaces");
6463 case NETDEV_CHANGEUPPER:
6464 upper_dev = info->upper_dev;
6467 if (netif_is_macvlan(upper_dev))
6468 mlxsw_sp_rif_macvlan_del(mlxsw_sp, upper_dev);
6475 static int mlxsw_sp_netdevice_vlan_event(struct net_device *vlan_dev,
6476 unsigned long event, void *ptr)
6478 struct net_device *real_dev = vlan_dev_real_dev(vlan_dev);
6479 u16 vid = vlan_dev_vlan_id(vlan_dev);
6481 if (mlxsw_sp_port_dev_check(real_dev))
6482 return mlxsw_sp_netdevice_port_vlan_event(vlan_dev, real_dev,
6484 else if (netif_is_lag_master(real_dev))
6485 return mlxsw_sp_netdevice_lag_port_vlan_event(vlan_dev,
6488 else if (netif_is_bridge_master(real_dev))
6489 return mlxsw_sp_netdevice_bridge_vlan_event(vlan_dev, real_dev,
6495 static int mlxsw_sp_netdevice_bridge_event(struct net_device *br_dev,
6496 unsigned long event, void *ptr)
6498 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_lower_get(br_dev);
6499 struct netdev_notifier_changeupper_info *info = ptr;
6500 struct netlink_ext_ack *extack;
6501 struct net_device *upper_dev;
6506 extack = netdev_notifier_info_to_extack(&info->info);
6509 case NETDEV_PRECHANGEUPPER:
6510 upper_dev = info->upper_dev;
6511 if (!is_vlan_dev(upper_dev) && !netif_is_macvlan(upper_dev)) {
6512 NL_SET_ERR_MSG_MOD(extack, "Unknown upper device type");
6517 if (netif_is_macvlan(upper_dev) &&
6518 !mlxsw_sp_rif_find_by_dev(mlxsw_sp, br_dev)) {
6519 NL_SET_ERR_MSG_MOD(extack, "macvlan is only supported on top of router interfaces");
6523 case NETDEV_CHANGEUPPER:
6524 upper_dev = info->upper_dev;
6527 if (is_vlan_dev(upper_dev))
6528 mlxsw_sp_rif_destroy_by_dev(mlxsw_sp, upper_dev);
6529 if (netif_is_macvlan(upper_dev))
6530 mlxsw_sp_rif_macvlan_del(mlxsw_sp, upper_dev);
6537 static int mlxsw_sp_netdevice_macvlan_event(struct net_device *macvlan_dev,
6538 unsigned long event, void *ptr)
6540 struct mlxsw_sp *mlxsw_sp = mlxsw_sp_lower_get(macvlan_dev);
6541 struct netdev_notifier_changeupper_info *info = ptr;
6542 struct netlink_ext_ack *extack;
6544 if (!mlxsw_sp || event != NETDEV_PRECHANGEUPPER)
6547 extack = netdev_notifier_info_to_extack(&info->info);
6549 /* VRF enslavement is handled in mlxsw_sp_netdevice_vrf_event() */
6550 NL_SET_ERR_MSG_MOD(extack, "Unknown upper device type");
6555 static bool mlxsw_sp_is_vrf_event(unsigned long event, void *ptr)
6557 struct netdev_notifier_changeupper_info *info = ptr;
6559 if (event != NETDEV_PRECHANGEUPPER && event != NETDEV_CHANGEUPPER)
6561 return netif_is_l3_master(info->upper_dev);
6564 static int mlxsw_sp_netdevice_vxlan_event(struct mlxsw_sp *mlxsw_sp,
6565 struct net_device *dev,
6566 unsigned long event, void *ptr)
6568 struct netdev_notifier_changeupper_info *cu_info;
6569 struct netdev_notifier_info *info = ptr;
6570 struct netlink_ext_ack *extack;
6571 struct net_device *upper_dev;
6573 extack = netdev_notifier_info_to_extack(info);
6576 case NETDEV_CHANGEUPPER:
6577 cu_info = container_of(info,
6578 struct netdev_notifier_changeupper_info,
6580 upper_dev = cu_info->upper_dev;
6581 if (!netif_is_bridge_master(upper_dev))
6583 if (!mlxsw_sp_lower_get(upper_dev))
6585 if (!mlxsw_sp_bridge_vxlan_is_valid(upper_dev, extack))
6587 if (cu_info->linking) {
6588 if (!netif_running(dev))
6590 /* When the bridge is VLAN-aware, the VNI of the VxLAN
6591 * device needs to be mapped to a VLAN, but at this
6592 * point no VLANs are configured on the VxLAN device
6594 if (br_vlan_enabled(upper_dev))
6596 return mlxsw_sp_bridge_vxlan_join(mlxsw_sp, upper_dev,
6599 /* VLANs were already flushed, which triggered the
6602 if (br_vlan_enabled(upper_dev))
6604 mlxsw_sp_bridge_vxlan_leave(mlxsw_sp, dev);
6608 upper_dev = netdev_master_upper_dev_get(dev);
6611 if (!netif_is_bridge_master(upper_dev))
6613 if (!mlxsw_sp_lower_get(upper_dev))
6615 return mlxsw_sp_bridge_vxlan_join(mlxsw_sp, upper_dev, dev, 0,
6618 upper_dev = netdev_master_upper_dev_get(dev);
6621 if (!netif_is_bridge_master(upper_dev))
6623 if (!mlxsw_sp_lower_get(upper_dev))
6625 mlxsw_sp_bridge_vxlan_leave(mlxsw_sp, dev);
6632 static int mlxsw_sp_netdevice_event(struct notifier_block *nb,
6633 unsigned long event, void *ptr)
6635 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
6636 struct mlxsw_sp_span_entry *span_entry;
6637 struct mlxsw_sp *mlxsw_sp;
6640 mlxsw_sp = container_of(nb, struct mlxsw_sp, netdevice_nb);
6641 if (event == NETDEV_UNREGISTER) {
6642 span_entry = mlxsw_sp_span_entry_find_by_port(mlxsw_sp, dev);
6644 mlxsw_sp_span_entry_invalidate(mlxsw_sp, span_entry);
6646 mlxsw_sp_span_respin(mlxsw_sp);
6648 if (netif_is_vxlan(dev))
6649 err = mlxsw_sp_netdevice_vxlan_event(mlxsw_sp, dev, event, ptr);
6650 if (mlxsw_sp_netdev_is_ipip_ol(mlxsw_sp, dev))
6651 err = mlxsw_sp_netdevice_ipip_ol_event(mlxsw_sp, dev,
6653 else if (mlxsw_sp_netdev_is_ipip_ul(mlxsw_sp, dev))
6654 err = mlxsw_sp_netdevice_ipip_ul_event(mlxsw_sp, dev,
6656 else if (event == NETDEV_PRE_CHANGEADDR ||
6657 event == NETDEV_CHANGEADDR ||
6658 event == NETDEV_CHANGEMTU)
6659 err = mlxsw_sp_netdevice_router_port_event(dev, event, ptr);
6660 else if (mlxsw_sp_is_vrf_event(event, ptr))
6661 err = mlxsw_sp_netdevice_vrf_event(dev, event, ptr);
6662 else if (mlxsw_sp_port_dev_check(dev))
6663 err = mlxsw_sp_netdevice_port_event(dev, dev, event, ptr);
6664 else if (netif_is_lag_master(dev))
6665 err = mlxsw_sp_netdevice_lag_event(dev, event, ptr);
6666 else if (is_vlan_dev(dev))
6667 err = mlxsw_sp_netdevice_vlan_event(dev, event, ptr);
6668 else if (netif_is_bridge_master(dev))
6669 err = mlxsw_sp_netdevice_bridge_event(dev, event, ptr);
6670 else if (netif_is_macvlan(dev))
6671 err = mlxsw_sp_netdevice_macvlan_event(dev, event, ptr);
6673 return notifier_from_errno(err);
6676 static struct notifier_block mlxsw_sp_inetaddr_valid_nb __read_mostly = {
6677 .notifier_call = mlxsw_sp_inetaddr_valid_event,
6680 static struct notifier_block mlxsw_sp_inet6addr_valid_nb __read_mostly = {
6681 .notifier_call = mlxsw_sp_inet6addr_valid_event,
6684 static const struct pci_device_id mlxsw_sp1_pci_id_table[] = {
6685 {PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_SPECTRUM), 0},
6689 static struct pci_driver mlxsw_sp1_pci_driver = {
6690 .name = mlxsw_sp1_driver_name,
6691 .id_table = mlxsw_sp1_pci_id_table,
6694 static const struct pci_device_id mlxsw_sp2_pci_id_table[] = {
6695 {PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_SPECTRUM2), 0},
6699 static struct pci_driver mlxsw_sp2_pci_driver = {
6700 .name = mlxsw_sp2_driver_name,
6701 .id_table = mlxsw_sp2_pci_id_table,
6704 static const struct pci_device_id mlxsw_sp3_pci_id_table[] = {
6705 {PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_SPECTRUM3), 0},
6709 static struct pci_driver mlxsw_sp3_pci_driver = {
6710 .name = mlxsw_sp3_driver_name,
6711 .id_table = mlxsw_sp3_pci_id_table,
6714 static int __init mlxsw_sp_module_init(void)
6718 register_inetaddr_validator_notifier(&mlxsw_sp_inetaddr_valid_nb);
6719 register_inet6addr_validator_notifier(&mlxsw_sp_inet6addr_valid_nb);
6721 err = mlxsw_core_driver_register(&mlxsw_sp1_driver);
6723 goto err_sp1_core_driver_register;
6725 err = mlxsw_core_driver_register(&mlxsw_sp2_driver);
6727 goto err_sp2_core_driver_register;
6729 err = mlxsw_core_driver_register(&mlxsw_sp3_driver);
6731 goto err_sp3_core_driver_register;
6733 err = mlxsw_pci_driver_register(&mlxsw_sp1_pci_driver);
6735 goto err_sp1_pci_driver_register;
6737 err = mlxsw_pci_driver_register(&mlxsw_sp2_pci_driver);
6739 goto err_sp2_pci_driver_register;
6741 err = mlxsw_pci_driver_register(&mlxsw_sp3_pci_driver);
6743 goto err_sp3_pci_driver_register;
6747 err_sp3_pci_driver_register:
6748 mlxsw_pci_driver_unregister(&mlxsw_sp2_pci_driver);
6749 err_sp2_pci_driver_register:
6750 mlxsw_pci_driver_unregister(&mlxsw_sp1_pci_driver);
6751 err_sp1_pci_driver_register:
6752 mlxsw_core_driver_unregister(&mlxsw_sp3_driver);
6753 err_sp3_core_driver_register:
6754 mlxsw_core_driver_unregister(&mlxsw_sp2_driver);
6755 err_sp2_core_driver_register:
6756 mlxsw_core_driver_unregister(&mlxsw_sp1_driver);
6757 err_sp1_core_driver_register:
6758 unregister_inet6addr_validator_notifier(&mlxsw_sp_inet6addr_valid_nb);
6759 unregister_inetaddr_validator_notifier(&mlxsw_sp_inetaddr_valid_nb);
6763 static void __exit mlxsw_sp_module_exit(void)
6765 mlxsw_pci_driver_unregister(&mlxsw_sp3_pci_driver);
6766 mlxsw_pci_driver_unregister(&mlxsw_sp2_pci_driver);
6767 mlxsw_pci_driver_unregister(&mlxsw_sp1_pci_driver);
6768 mlxsw_core_driver_unregister(&mlxsw_sp3_driver);
6769 mlxsw_core_driver_unregister(&mlxsw_sp2_driver);
6770 mlxsw_core_driver_unregister(&mlxsw_sp1_driver);
6771 unregister_inet6addr_validator_notifier(&mlxsw_sp_inet6addr_valid_nb);
6772 unregister_inetaddr_validator_notifier(&mlxsw_sp_inetaddr_valid_nb);
6775 module_init(mlxsw_sp_module_init);
6776 module_exit(mlxsw_sp_module_exit);
6778 MODULE_LICENSE("Dual BSD/GPL");
6779 MODULE_AUTHOR("Jiri Pirko <jiri@mellanox.com>");
6780 MODULE_DESCRIPTION("Mellanox Spectrum driver");
6781 MODULE_DEVICE_TABLE(pci, mlxsw_sp1_pci_id_table);
6782 MODULE_DEVICE_TABLE(pci, mlxsw_sp2_pci_id_table);
6783 MODULE_DEVICE_TABLE(pci, mlxsw_sp3_pci_id_table);
6784 MODULE_FIRMWARE(MLXSW_SP1_FW_FILENAME);
6785 MODULE_FIRMWARE(MLXSW_SP2_FW_FILENAME);