1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright (c) 2019 Baylibre, SAS.
3 * Author: Jerome Brunet <jbrunet@baylibre.com>
6 #include <linux/bitfield.h>
8 #include <linux/clk-provider.h>
9 #include <linux/device.h>
11 #include <linux/iopoll.h>
12 #include <linux/mdio-mux.h>
13 #include <linux/module.h>
14 #include <linux/phy.h>
15 #include <linux/platform_device.h>
17 #define ETH_PLL_STS 0x40
18 #define ETH_PLL_CTL0 0x44
19 #define PLL_CTL0_LOCK_DIG BIT(30)
20 #define PLL_CTL0_RST BIT(29)
21 #define PLL_CTL0_EN BIT(28)
22 #define PLL_CTL0_SEL BIT(23)
23 #define PLL_CTL0_N GENMASK(14, 10)
24 #define PLL_CTL0_M GENMASK(8, 0)
25 #define PLL_LOCK_TIMEOUT 1000000
26 #define PLL_MUX_NUM_PARENT 2
27 #define ETH_PLL_CTL1 0x48
28 #define ETH_PLL_CTL2 0x4c
29 #define ETH_PLL_CTL3 0x50
30 #define ETH_PLL_CTL4 0x54
31 #define ETH_PLL_CTL5 0x58
32 #define ETH_PLL_CTL6 0x5c
33 #define ETH_PLL_CTL7 0x60
35 #define ETH_PHY_CNTL0 0x80
36 #define EPHY_G12A_ID 0x33010180
37 #define ETH_PHY_CNTL1 0x84
38 #define PHY_CNTL1_ST_MODE GENMASK(2, 0)
39 #define PHY_CNTL1_ST_PHYADD GENMASK(7, 3)
40 #define EPHY_DFLT_ADD 8
41 #define PHY_CNTL1_MII_MODE GENMASK(15, 14)
42 #define EPHY_MODE_RMII 0x1
43 #define PHY_CNTL1_CLK_EN BIT(16)
44 #define PHY_CNTL1_CLKFREQ BIT(17)
45 #define PHY_CNTL1_PHY_ENB BIT(18)
46 #define ETH_PHY_CNTL2 0x88
47 #define PHY_CNTL2_USE_INTERNAL BIT(5)
48 #define PHY_CNTL2_SMI_SRC_MAC BIT(6)
49 #define PHY_CNTL2_RX_CLK_EPHY BIT(9)
51 #define MESON_G12A_MDIO_EXTERNAL_ID 0
52 #define MESON_G12A_MDIO_INTERNAL_ID 1
54 struct g12a_mdio_mux {
62 struct g12a_ephy_pll {
67 #define g12a_ephy_pll_to_dev(_hw) \
68 container_of(_hw, struct g12a_ephy_pll, hw)
70 static unsigned long g12a_ephy_pll_recalc_rate(struct clk_hw *hw,
71 unsigned long parent_rate)
73 struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
76 val = readl(pll->base + ETH_PLL_CTL0);
77 m = FIELD_GET(PLL_CTL0_M, val);
78 n = FIELD_GET(PLL_CTL0_N, val);
80 return parent_rate * m / n;
83 static int g12a_ephy_pll_enable(struct clk_hw *hw)
85 struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
86 u32 val = readl(pll->base + ETH_PLL_CTL0);
88 /* Apply both enable an reset */
89 val |= PLL_CTL0_RST | PLL_CTL0_EN;
90 writel(val, pll->base + ETH_PLL_CTL0);
92 /* Clear the reset to let PLL lock */
94 writel(val, pll->base + ETH_PLL_CTL0);
96 /* Poll on the digital lock instead of the usual analog lock
97 * This is done because bit 31 is unreliable on some SoC. Bit
98 * 31 may indicate that the PLL is not lock eventhough the clock
101 return readl_poll_timeout(pll->base + ETH_PLL_CTL0, val,
102 val & PLL_CTL0_LOCK_DIG, 0, PLL_LOCK_TIMEOUT);
105 static void g12a_ephy_pll_disable(struct clk_hw *hw)
107 struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
110 val = readl(pll->base + ETH_PLL_CTL0);
113 writel(val, pll->base + ETH_PLL_CTL0);
116 static int g12a_ephy_pll_is_enabled(struct clk_hw *hw)
118 struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
121 val = readl(pll->base + ETH_PLL_CTL0);
123 return (val & PLL_CTL0_LOCK_DIG) ? 1 : 0;
126 static void g12a_ephy_pll_init(struct clk_hw *hw)
128 struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
130 /* Apply PLL HW settings */
131 writel(0x29c0040a, pll->base + ETH_PLL_CTL0);
132 writel(0x927e0000, pll->base + ETH_PLL_CTL1);
133 writel(0xac5f49e5, pll->base + ETH_PLL_CTL2);
134 writel(0x00000000, pll->base + ETH_PLL_CTL3);
135 writel(0x00000000, pll->base + ETH_PLL_CTL4);
136 writel(0x20200000, pll->base + ETH_PLL_CTL5);
137 writel(0x0000c002, pll->base + ETH_PLL_CTL6);
138 writel(0x00000023, pll->base + ETH_PLL_CTL7);
141 static const struct clk_ops g12a_ephy_pll_ops = {
142 .recalc_rate = g12a_ephy_pll_recalc_rate,
143 .is_enabled = g12a_ephy_pll_is_enabled,
144 .enable = g12a_ephy_pll_enable,
145 .disable = g12a_ephy_pll_disable,
146 .init = g12a_ephy_pll_init,
149 static int g12a_enable_internal_mdio(struct g12a_mdio_mux *priv)
153 /* Enable the phy clock */
154 if (!priv->pll_is_enabled) {
155 ret = clk_prepare_enable(priv->pll);
160 priv->pll_is_enabled = true;
162 /* Initialize ephy control */
163 writel(EPHY_G12A_ID, priv->regs + ETH_PHY_CNTL0);
164 writel(FIELD_PREP(PHY_CNTL1_ST_MODE, 3) |
165 FIELD_PREP(PHY_CNTL1_ST_PHYADD, EPHY_DFLT_ADD) |
166 FIELD_PREP(PHY_CNTL1_MII_MODE, EPHY_MODE_RMII) |
170 priv->regs + ETH_PHY_CNTL1);
171 writel(PHY_CNTL2_USE_INTERNAL |
172 PHY_CNTL2_SMI_SRC_MAC |
173 PHY_CNTL2_RX_CLK_EPHY,
174 priv->regs + ETH_PHY_CNTL2);
179 static int g12a_enable_external_mdio(struct g12a_mdio_mux *priv)
181 /* Reset the mdio bus mux */
182 writel_relaxed(0x0, priv->regs + ETH_PHY_CNTL2);
184 /* Disable the phy clock if enabled */
185 if (priv->pll_is_enabled) {
186 clk_disable_unprepare(priv->pll);
187 priv->pll_is_enabled = false;
193 static int g12a_mdio_switch_fn(int current_child, int desired_child,
196 struct g12a_mdio_mux *priv = dev_get_drvdata(data);
198 if (current_child == desired_child)
201 switch (desired_child) {
202 case MESON_G12A_MDIO_EXTERNAL_ID:
203 return g12a_enable_external_mdio(priv);
204 case MESON_G12A_MDIO_INTERNAL_ID:
205 return g12a_enable_internal_mdio(priv);
211 static const struct of_device_id g12a_mdio_mux_match[] = {
212 { .compatible = "amlogic,g12a-mdio-mux", },
215 MODULE_DEVICE_TABLE(of, g12a_mdio_mux_match);
217 static int g12a_ephy_glue_clk_register(struct device *dev)
219 struct g12a_mdio_mux *priv = dev_get_drvdata(dev);
220 const char *parent_names[PLL_MUX_NUM_PARENT];
221 struct clk_init_data init;
222 struct g12a_ephy_pll *pll;
228 /* get the mux parents */
229 for (i = 0; i < PLL_MUX_NUM_PARENT; i++) {
232 snprintf(in_name, sizeof(in_name), "clkin%d", i);
233 clk = devm_clk_get(dev, in_name);
235 if (PTR_ERR(clk) != -EPROBE_DEFER)
236 dev_err(dev, "Missing clock %s\n", in_name);
240 parent_names[i] = __clk_get_name(clk);
243 /* create the input mux */
244 mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL);
248 name = kasprintf(GFP_KERNEL, "%s#mux", dev_name(dev));
253 init.ops = &clk_mux_ro_ops;
255 init.parent_names = parent_names;
256 init.num_parents = PLL_MUX_NUM_PARENT;
258 mux->reg = priv->regs + ETH_PLL_CTL0;
259 mux->shift = __ffs(PLL_CTL0_SEL);
260 mux->mask = PLL_CTL0_SEL >> mux->shift;
261 mux->hw.init = &init;
263 clk = devm_clk_register(dev, &mux->hw);
266 dev_err(dev, "failed to register input mux\n");
271 pll = devm_kzalloc(dev, sizeof(*pll), GFP_KERNEL);
275 name = kasprintf(GFP_KERNEL, "%s#pll", dev_name(dev));
280 init.ops = &g12a_ephy_pll_ops;
282 parent_names[0] = __clk_get_name(clk);
283 init.parent_names = parent_names;
284 init.num_parents = 1;
286 pll->base = priv->regs;
287 pll->hw.init = &init;
289 clk = devm_clk_register(dev, &pll->hw);
292 dev_err(dev, "failed to register input mux\n");
301 static int g12a_mdio_mux_probe(struct platform_device *pdev)
303 struct device *dev = &pdev->dev;
304 struct g12a_mdio_mux *priv;
307 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
311 platform_set_drvdata(pdev, priv);
313 priv->regs = devm_platform_ioremap_resource(pdev, 0);
314 if (IS_ERR(priv->regs))
315 return PTR_ERR(priv->regs);
317 priv->pclk = devm_clk_get(dev, "pclk");
318 if (IS_ERR(priv->pclk)) {
319 ret = PTR_ERR(priv->pclk);
320 if (ret != -EPROBE_DEFER)
321 dev_err(dev, "failed to get peripheral clock\n");
325 /* Make sure the device registers are clocked */
326 ret = clk_prepare_enable(priv->pclk);
328 dev_err(dev, "failed to enable peripheral clock");
332 /* Register PLL in CCF */
333 ret = g12a_ephy_glue_clk_register(dev);
337 ret = mdio_mux_init(dev, dev->of_node, g12a_mdio_switch_fn,
338 &priv->mux_handle, dev, NULL);
340 if (ret != -EPROBE_DEFER)
341 dev_err(dev, "mdio multiplexer init failed: %d", ret);
348 clk_disable_unprepare(priv->pclk);
352 static int g12a_mdio_mux_remove(struct platform_device *pdev)
354 struct g12a_mdio_mux *priv = platform_get_drvdata(pdev);
356 mdio_mux_uninit(priv->mux_handle);
358 if (priv->pll_is_enabled)
359 clk_disable_unprepare(priv->pll);
361 clk_disable_unprepare(priv->pclk);
366 static struct platform_driver g12a_mdio_mux_driver = {
367 .probe = g12a_mdio_mux_probe,
368 .remove = g12a_mdio_mux_remove,
370 .name = "g12a-mdio_mux",
371 .of_match_table = g12a_mdio_mux_match,
374 module_platform_driver(g12a_mdio_mux_driver);
376 MODULE_DESCRIPTION("Amlogic G12a MDIO multiplexer driver");
377 MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
378 MODULE_LICENSE("GPL v2");