1 // SPDX-License-Identifier: GPL-2.0-only
3 * Qualcomm self-authenticating modem subsystem remoteproc driver
5 * Copyright (C) 2016 Linaro Ltd.
6 * Copyright (C) 2014 Sony Mobile Communications AB
7 * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
10 #include <linux/clk.h>
11 #include <linux/delay.h>
12 #include <linux/dma-mapping.h>
13 #include <linux/interrupt.h>
14 #include <linux/kernel.h>
15 #include <linux/mfd/syscon.h>
16 #include <linux/module.h>
17 #include <linux/of_address.h>
18 #include <linux/of_device.h>
19 #include <linux/platform_device.h>
20 #include <linux/pm_domain.h>
21 #include <linux/pm_runtime.h>
22 #include <linux/regmap.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/remoteproc.h>
25 #include <linux/reset.h>
26 #include <linux/soc/qcom/mdt_loader.h>
27 #include <linux/iopoll.h>
29 #include "remoteproc_internal.h"
30 #include "qcom_common.h"
31 #include "qcom_q6v5.h"
33 #include <linux/qcom_scm.h>
35 #define MPSS_CRASH_REASON_SMEM 421
37 /* RMB Status Register Values */
38 #define RMB_PBL_SUCCESS 0x1
40 #define RMB_MBA_XPU_UNLOCKED 0x1
41 #define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2
42 #define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3
43 #define RMB_MBA_AUTH_COMPLETE 0x4
45 /* PBL/MBA interface registers */
46 #define RMB_MBA_IMAGE_REG 0x00
47 #define RMB_PBL_STATUS_REG 0x04
48 #define RMB_MBA_COMMAND_REG 0x08
49 #define RMB_MBA_STATUS_REG 0x0C
50 #define RMB_PMI_META_DATA_REG 0x10
51 #define RMB_PMI_CODE_START_REG 0x14
52 #define RMB_PMI_CODE_LENGTH_REG 0x18
53 #define RMB_MBA_MSS_STATUS 0x40
54 #define RMB_MBA_ALT_RESET 0x44
56 #define RMB_CMD_META_DATA_READY 0x1
57 #define RMB_CMD_LOAD_READY 0x2
59 /* QDSP6SS Register Offsets */
60 #define QDSP6SS_RESET_REG 0x014
61 #define QDSP6SS_GFMUX_CTL_REG 0x020
62 #define QDSP6SS_PWR_CTL_REG 0x030
63 #define QDSP6SS_MEM_PWR_CTL 0x0B0
64 #define QDSP6SS_STRAP_ACC 0x110
66 /* AXI Halt Register Offsets */
67 #define AXI_HALTREQ_REG 0x0
68 #define AXI_HALTACK_REG 0x4
69 #define AXI_IDLE_REG 0x8
71 #define HALT_ACK_TIMEOUT_MS 100
74 #define Q6SS_STOP_CORE BIT(0)
75 #define Q6SS_CORE_ARES BIT(1)
76 #define Q6SS_BUS_ARES_ENABLE BIT(2)
78 /* QDSP6SS_GFMUX_CTL */
79 #define Q6SS_CLK_ENABLE BIT(1)
82 #define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0)
83 #define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1)
84 #define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2)
85 #define Q6SS_L2TAG_SLP_NRET_N BIT(16)
86 #define Q6SS_ETB_SLP_NRET_N BIT(17)
87 #define Q6SS_L2DATA_STBY_N BIT(18)
88 #define Q6SS_SLP_RET_N BIT(19)
89 #define Q6SS_CLAMP_IO BIT(20)
90 #define QDSS_BHS_ON BIT(21)
91 #define QDSS_LDO_BYP BIT(22)
93 /* QDSP6v56 parameters */
94 #define QDSP6v56_LDO_BYP BIT(25)
95 #define QDSP6v56_BHS_ON BIT(24)
96 #define QDSP6v56_CLAMP_WL BIT(21)
97 #define QDSP6v56_CLAMP_QMC_MEM BIT(22)
98 #define HALT_CHECK_MAX_LOOPS 200
99 #define QDSP6SS_XO_CBCR 0x0038
100 #define QDSP6SS_ACC_OVERRIDE_VAL 0x20
102 /* QDSP6v65 parameters */
103 #define QDSP6SS_SLEEP 0x3C
104 #define QDSP6SS_BOOT_CORE_START 0x400
105 #define QDSP6SS_BOOT_CMD 0x404
106 #define SLEEP_CHECK_MAX_LOOPS 200
107 #define BOOT_FSM_TIMEOUT 10000
110 struct regulator *reg;
115 struct qcom_mss_reg_res {
121 struct rproc_hexagon_res {
122 const char *hexagon_mba_image;
123 struct qcom_mss_reg_res *proxy_supply;
124 struct qcom_mss_reg_res *active_supply;
125 char **proxy_clk_names;
126 char **reset_clk_names;
127 char **active_clk_names;
128 char **active_pd_names;
129 char **proxy_pd_names;
131 bool need_mem_protection;
139 void __iomem *reg_base;
140 void __iomem *rmb_base;
142 struct regmap *halt_map;
147 struct reset_control *mss_restart;
148 struct reset_control *pdc_reset;
150 struct qcom_q6v5 q6v5;
152 struct clk *active_clks[8];
153 struct clk *reset_clks[4];
154 struct clk *proxy_clks[4];
155 struct device *active_pds[1];
156 struct device *proxy_pds[3];
157 int active_clk_count;
163 struct reg_info active_regs[1];
164 struct reg_info proxy_regs[3];
165 int active_reg_count;
170 bool dump_mba_loaded;
171 unsigned long dump_segment_mask;
172 unsigned long dump_complete_mask;
174 phys_addr_t mba_phys;
178 phys_addr_t mpss_phys;
179 phys_addr_t mpss_reloc;
183 struct qcom_rproc_glink glink_subdev;
184 struct qcom_rproc_subdev smd_subdev;
185 struct qcom_rproc_ssr ssr_subdev;
186 struct qcom_sysmon *sysmon;
187 bool need_mem_protection;
191 const char *hexagon_mdt_image;
202 static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
203 const struct qcom_mss_reg_res *reg_res)
211 for (i = 0; reg_res[i].supply; i++) {
212 regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
213 if (IS_ERR(regs[i].reg)) {
214 rc = PTR_ERR(regs[i].reg);
215 if (rc != -EPROBE_DEFER)
216 dev_err(dev, "Failed to get %s\n regulator",
221 regs[i].uV = reg_res[i].uV;
222 regs[i].uA = reg_res[i].uA;
228 static int q6v5_regulator_enable(struct q6v5 *qproc,
229 struct reg_info *regs, int count)
234 for (i = 0; i < count; i++) {
235 if (regs[i].uV > 0) {
236 ret = regulator_set_voltage(regs[i].reg,
237 regs[i].uV, INT_MAX);
240 "Failed to request voltage for %d.\n",
246 if (regs[i].uA > 0) {
247 ret = regulator_set_load(regs[i].reg,
251 "Failed to set regulator mode\n");
256 ret = regulator_enable(regs[i].reg);
258 dev_err(qproc->dev, "Regulator enable failed\n");
265 for (; i >= 0; i--) {
267 regulator_set_voltage(regs[i].reg, 0, INT_MAX);
270 regulator_set_load(regs[i].reg, 0);
272 regulator_disable(regs[i].reg);
278 static void q6v5_regulator_disable(struct q6v5 *qproc,
279 struct reg_info *regs, int count)
283 for (i = 0; i < count; i++) {
285 regulator_set_voltage(regs[i].reg, 0, INT_MAX);
288 regulator_set_load(regs[i].reg, 0);
290 regulator_disable(regs[i].reg);
294 static int q6v5_clk_enable(struct device *dev,
295 struct clk **clks, int count)
300 for (i = 0; i < count; i++) {
301 rc = clk_prepare_enable(clks[i]);
303 dev_err(dev, "Clock enable failed\n");
310 for (i--; i >= 0; i--)
311 clk_disable_unprepare(clks[i]);
316 static void q6v5_clk_disable(struct device *dev,
317 struct clk **clks, int count)
321 for (i = 0; i < count; i++)
322 clk_disable_unprepare(clks[i]);
325 static int q6v5_pds_enable(struct q6v5 *qproc, struct device **pds,
331 for (i = 0; i < pd_count; i++) {
332 dev_pm_genpd_set_performance_state(pds[i], INT_MAX);
333 ret = pm_runtime_get_sync(pds[i]);
335 goto unroll_pd_votes;
341 for (i--; i >= 0; i--) {
342 dev_pm_genpd_set_performance_state(pds[i], 0);
343 pm_runtime_put(pds[i]);
349 static void q6v5_pds_disable(struct q6v5 *qproc, struct device **pds,
354 for (i = 0; i < pd_count; i++) {
355 dev_pm_genpd_set_performance_state(pds[i], 0);
356 pm_runtime_put(pds[i]);
360 static int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm,
361 bool remote_owner, phys_addr_t addr,
364 struct qcom_scm_vmperm next;
366 if (!qproc->need_mem_protection)
368 if (remote_owner && *current_perm == BIT(QCOM_SCM_VMID_MSS_MSA))
370 if (!remote_owner && *current_perm == BIT(QCOM_SCM_VMID_HLOS))
373 next.vmid = remote_owner ? QCOM_SCM_VMID_MSS_MSA : QCOM_SCM_VMID_HLOS;
374 next.perm = remote_owner ? QCOM_SCM_PERM_RW : QCOM_SCM_PERM_RWX;
376 return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
377 current_perm, &next, 1);
380 static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
382 struct q6v5 *qproc = rproc->priv;
384 memcpy(qproc->mba_region, fw->data, fw->size);
389 static int q6v5_reset_assert(struct q6v5 *qproc)
393 if (qproc->has_alt_reset) {
394 reset_control_assert(qproc->pdc_reset);
395 ret = reset_control_reset(qproc->mss_restart);
396 reset_control_deassert(qproc->pdc_reset);
398 ret = reset_control_assert(qproc->mss_restart);
404 static int q6v5_reset_deassert(struct q6v5 *qproc)
408 if (qproc->has_alt_reset) {
409 reset_control_assert(qproc->pdc_reset);
410 writel(1, qproc->rmb_base + RMB_MBA_ALT_RESET);
411 ret = reset_control_reset(qproc->mss_restart);
412 writel(0, qproc->rmb_base + RMB_MBA_ALT_RESET);
413 reset_control_deassert(qproc->pdc_reset);
415 ret = reset_control_deassert(qproc->mss_restart);
421 static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
423 unsigned long timeout;
426 timeout = jiffies + msecs_to_jiffies(ms);
428 val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
432 if (time_after(jiffies, timeout))
441 static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
444 unsigned long timeout;
447 timeout = jiffies + msecs_to_jiffies(ms);
449 val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
455 else if (status && val == status)
458 if (time_after(jiffies, timeout))
467 static int q6v5proc_reset(struct q6v5 *qproc)
473 if (qproc->version == MSS_SDM845) {
474 val = readl(qproc->reg_base + QDSP6SS_SLEEP);
476 writel(val, qproc->reg_base + QDSP6SS_SLEEP);
478 ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
479 val, !(val & BIT(31)), 1,
480 SLEEP_CHECK_MAX_LOOPS);
482 dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
486 /* De-assert QDSP6 stop core */
487 writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
488 /* Trigger boot FSM */
489 writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
491 ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
492 val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
494 dev_err(qproc->dev, "Boot FSM failed to complete.\n");
495 /* Reset the modem so that boot FSM is in reset state */
496 q6v5_reset_deassert(qproc);
501 } else if (qproc->version == MSS_MSM8996) {
502 /* Override the ACC value if required */
503 writel(QDSP6SS_ACC_OVERRIDE_VAL,
504 qproc->reg_base + QDSP6SS_STRAP_ACC);
506 /* Assert resets, stop core */
507 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
508 val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
509 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
511 /* BHS require xo cbcr to be enabled */
512 val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
514 writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
516 /* Read CLKOFF bit to go low indicating CLK is enabled */
517 ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
518 val, !(val & BIT(31)), 1,
519 HALT_CHECK_MAX_LOOPS);
522 "xo cbcr enabling timed out (rc:%d)\n", ret);
525 /* Enable power block headswitch and wait for it to stabilize */
526 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
527 val |= QDSP6v56_BHS_ON;
528 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
529 val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
532 /* Put LDO in bypass mode */
533 val |= QDSP6v56_LDO_BYP;
534 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
536 /* Deassert QDSP6 compiler memory clamp */
537 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
538 val &= ~QDSP6v56_CLAMP_QMC_MEM;
539 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
541 /* Deassert memory peripheral sleep and L2 memory standby */
542 val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
543 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
545 /* Turn on L1, L2, ETB and JU memories 1 at a time */
546 val = readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
547 for (i = 19; i >= 0; i--) {
549 writel(val, qproc->reg_base +
550 QDSP6SS_MEM_PWR_CTL);
552 * Read back value to ensure the write is done then
553 * wait for 1us for both memory peripheral and data
556 val |= readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
559 /* Remove word line clamp */
560 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
561 val &= ~QDSP6v56_CLAMP_WL;
562 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
564 /* Assert resets, stop core */
565 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
566 val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
567 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
569 /* Enable power block headswitch and wait for it to stabilize */
570 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
571 val |= QDSS_BHS_ON | QDSS_LDO_BYP;
572 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
573 val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
576 * Turn on memories. L2 banks should be done individually
577 * to minimize inrush current.
579 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
580 val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
581 Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
582 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
583 val |= Q6SS_L2DATA_SLP_NRET_N_2;
584 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
585 val |= Q6SS_L2DATA_SLP_NRET_N_1;
586 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
587 val |= Q6SS_L2DATA_SLP_NRET_N_0;
588 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
590 /* Remove IO clamp */
591 val &= ~Q6SS_CLAMP_IO;
592 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
594 /* Bring core out of reset */
595 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
596 val &= ~Q6SS_CORE_ARES;
597 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
599 /* Turn on core clock */
600 val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
601 val |= Q6SS_CLK_ENABLE;
602 writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
604 /* Start core execution */
605 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
606 val &= ~Q6SS_STOP_CORE;
607 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
610 /* Wait for PBL status */
611 ret = q6v5_rmb_pbl_wait(qproc, 1000);
612 if (ret == -ETIMEDOUT) {
613 dev_err(qproc->dev, "PBL boot timed out\n");
614 } else if (ret != RMB_PBL_SUCCESS) {
615 dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
624 static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
625 struct regmap *halt_map,
628 unsigned long timeout;
632 /* Check if we're already idle */
633 ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
637 /* Assert halt request */
638 regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
641 timeout = jiffies + msecs_to_jiffies(HALT_ACK_TIMEOUT_MS);
643 ret = regmap_read(halt_map, offset + AXI_HALTACK_REG, &val);
644 if (ret || val || time_after(jiffies, timeout))
650 ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
652 dev_err(qproc->dev, "port failed halt\n");
654 /* Clear halt request (port will remain halted until reset) */
655 regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
658 static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
660 unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
669 metadata = qcom_mdt_read_metadata(fw, &size);
670 if (IS_ERR(metadata))
671 return PTR_ERR(metadata);
673 ptr = dma_alloc_attrs(qproc->dev, size, &phys, GFP_KERNEL, dma_attrs);
676 dev_err(qproc->dev, "failed to allocate mdt buffer\n");
680 memcpy(ptr, metadata, size);
682 /* Hypervisor mapping to access metadata by modem */
683 mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
684 ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, true, phys, size);
687 "assigning Q6 access to metadata failed: %d\n", ret);
692 writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
693 writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
695 ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
696 if (ret == -ETIMEDOUT)
697 dev_err(qproc->dev, "MPSS header authentication timed out\n");
699 dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
701 /* Metadata authentication done, remove modem access */
702 xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, false, phys, size);
705 "mdt buffer not reclaimed system may become unstable\n");
708 dma_free_attrs(qproc->dev, size, ptr, phys, dma_attrs);
711 return ret < 0 ? ret : 0;
714 static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
716 if (phdr->p_type != PT_LOAD)
719 if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
728 static int q6v5_mba_load(struct q6v5 *qproc)
733 qcom_q6v5_prepare(&qproc->q6v5);
735 ret = q6v5_pds_enable(qproc, qproc->active_pds, qproc->active_pd_count);
737 dev_err(qproc->dev, "failed to enable active power domains\n");
741 ret = q6v5_pds_enable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
743 dev_err(qproc->dev, "failed to enable proxy power domains\n");
744 goto disable_active_pds;
747 ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
748 qproc->proxy_reg_count);
750 dev_err(qproc->dev, "failed to enable proxy supplies\n");
751 goto disable_proxy_pds;
754 ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
755 qproc->proxy_clk_count);
757 dev_err(qproc->dev, "failed to enable proxy clocks\n");
758 goto disable_proxy_reg;
761 ret = q6v5_regulator_enable(qproc, qproc->active_regs,
762 qproc->active_reg_count);
764 dev_err(qproc->dev, "failed to enable supplies\n");
765 goto disable_proxy_clk;
768 ret = q6v5_clk_enable(qproc->dev, qproc->reset_clks,
769 qproc->reset_clk_count);
771 dev_err(qproc->dev, "failed to enable reset clocks\n");
775 ret = q6v5_reset_deassert(qproc);
777 dev_err(qproc->dev, "failed to deassert mss restart\n");
778 goto disable_reset_clks;
781 ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
782 qproc->active_clk_count);
784 dev_err(qproc->dev, "failed to enable clocks\n");
788 /* Assign MBA image access in DDR to q6 */
789 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
790 qproc->mba_phys, qproc->mba_size);
793 "assigning Q6 access to mba memory failed: %d\n", ret);
794 goto disable_active_clks;
797 writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
799 ret = q6v5proc_reset(qproc);
803 ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
804 if (ret == -ETIMEDOUT) {
805 dev_err(qproc->dev, "MBA boot timed out\n");
807 } else if (ret != RMB_MBA_XPU_UNLOCKED &&
808 ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
809 dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
814 qproc->dump_mba_loaded = true;
818 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
819 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
820 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
823 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
828 "Failed to reclaim mba buffer, system may become unstable\n");
832 q6v5_clk_disable(qproc->dev, qproc->active_clks,
833 qproc->active_clk_count);
835 q6v5_reset_assert(qproc);
837 q6v5_clk_disable(qproc->dev, qproc->reset_clks,
838 qproc->reset_clk_count);
840 q6v5_regulator_disable(qproc, qproc->active_regs,
841 qproc->active_reg_count);
843 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
844 qproc->proxy_clk_count);
846 q6v5_regulator_disable(qproc, qproc->proxy_regs,
847 qproc->proxy_reg_count);
849 q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
851 q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
853 qcom_q6v5_unprepare(&qproc->q6v5);
858 static void q6v5_mba_reclaim(struct q6v5 *qproc)
863 qproc->dump_mba_loaded = false;
865 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
866 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
867 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
868 if (qproc->version == MSS_MSM8996) {
870 * To avoid high MX current during LPASS/MSS restart.
872 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
873 val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
874 QDSP6v56_CLAMP_QMC_MEM;
875 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
878 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
879 false, qproc->mpss_phys,
883 q6v5_reset_assert(qproc);
885 q6v5_clk_disable(qproc->dev, qproc->reset_clks,
886 qproc->reset_clk_count);
887 q6v5_clk_disable(qproc->dev, qproc->active_clks,
888 qproc->active_clk_count);
889 q6v5_regulator_disable(qproc, qproc->active_regs,
890 qproc->active_reg_count);
891 q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
893 /* In case of failure or coredump scenario where reclaiming MBA memory
894 * could not happen reclaim it here.
896 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
901 ret = qcom_q6v5_unprepare(&qproc->q6v5);
903 q6v5_pds_disable(qproc, qproc->proxy_pds,
904 qproc->proxy_pd_count);
905 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
906 qproc->proxy_clk_count);
907 q6v5_regulator_disable(qproc, qproc->proxy_regs,
908 qproc->proxy_reg_count);
912 static int q6v5_mpss_load(struct q6v5 *qproc)
914 const struct elf32_phdr *phdrs;
915 const struct elf32_phdr *phdr;
916 const struct firmware *seg_fw;
917 const struct firmware *fw;
918 struct elf32_hdr *ehdr;
919 phys_addr_t mpss_reloc;
920 phys_addr_t boot_addr;
921 phys_addr_t min_addr = PHYS_ADDR_MAX;
922 phys_addr_t max_addr = 0;
923 bool relocate = false;
932 fw_name_len = strlen(qproc->hexagon_mdt_image);
933 if (fw_name_len <= 4)
936 fw_name = kstrdup(qproc->hexagon_mdt_image, GFP_KERNEL);
940 ret = request_firmware(&fw, fw_name, qproc->dev);
942 dev_err(qproc->dev, "unable to load %s\n", fw_name);
946 /* Initialize the RMB validator */
947 writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
949 ret = q6v5_mpss_init_image(qproc, fw);
951 goto release_firmware;
953 ehdr = (struct elf32_hdr *)fw->data;
954 phdrs = (struct elf32_phdr *)(ehdr + 1);
956 for (i = 0; i < ehdr->e_phnum; i++) {
959 if (!q6v5_phdr_valid(phdr))
962 if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
965 if (phdr->p_paddr < min_addr)
966 min_addr = phdr->p_paddr;
968 if (phdr->p_paddr + phdr->p_memsz > max_addr)
969 max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
972 mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
973 qproc->mpss_reloc = mpss_reloc;
974 /* Load firmware segments */
975 for (i = 0; i < ehdr->e_phnum; i++) {
978 if (!q6v5_phdr_valid(phdr))
981 offset = phdr->p_paddr - mpss_reloc;
982 if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
983 dev_err(qproc->dev, "segment outside memory range\n");
985 goto release_firmware;
988 ptr = qproc->mpss_region + offset;
990 if (phdr->p_filesz && phdr->p_offset < fw->size) {
991 /* Firmware is large enough to be non-split */
992 if (phdr->p_offset + phdr->p_filesz > fw->size) {
994 "failed to load segment %d from truncated file %s\n",
997 goto release_firmware;
1000 memcpy(ptr, fw->data + phdr->p_offset, phdr->p_filesz);
1001 } else if (phdr->p_filesz) {
1002 /* Replace "xxx.xxx" with "xxx.bxx" */
1003 sprintf(fw_name + fw_name_len - 3, "b%02d", i);
1004 ret = request_firmware(&seg_fw, fw_name, qproc->dev);
1006 dev_err(qproc->dev, "failed to load %s\n", fw_name);
1007 goto release_firmware;
1010 memcpy(ptr, seg_fw->data, seg_fw->size);
1012 release_firmware(seg_fw);
1015 if (phdr->p_memsz > phdr->p_filesz) {
1016 memset(ptr + phdr->p_filesz, 0,
1017 phdr->p_memsz - phdr->p_filesz);
1019 size += phdr->p_memsz;
1022 /* Transfer ownership of modem ddr region to q6 */
1023 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true,
1024 qproc->mpss_phys, qproc->mpss_size);
1027 "assigning Q6 access to mpss memory failed: %d\n", ret);
1029 goto release_firmware;
1032 boot_addr = relocate ? qproc->mpss_phys : min_addr;
1033 writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
1034 writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
1035 writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
1037 ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
1038 if (ret == -ETIMEDOUT)
1039 dev_err(qproc->dev, "MPSS authentication timed out\n");
1041 dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
1044 release_firmware(fw);
1048 return ret < 0 ? ret : 0;
1051 static void qcom_q6v5_dump_segment(struct rproc *rproc,
1052 struct rproc_dump_segment *segment,
1056 struct q6v5 *qproc = rproc->priv;
1057 unsigned long mask = BIT((unsigned long)segment->priv);
1058 void *ptr = rproc_da_to_va(rproc, segment->da, segment->size);
1060 /* Unlock mba before copying segments */
1061 if (!qproc->dump_mba_loaded)
1062 ret = q6v5_mba_load(qproc);
1065 memset(dest, 0xff, segment->size);
1067 memcpy(dest, ptr, segment->size);
1069 qproc->dump_segment_mask |= mask;
1071 /* Reclaim mba after copying segments */
1072 if (qproc->dump_segment_mask == qproc->dump_complete_mask) {
1073 if (qproc->dump_mba_loaded)
1074 q6v5_mba_reclaim(qproc);
1078 static int q6v5_start(struct rproc *rproc)
1080 struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
1084 ret = q6v5_mba_load(qproc);
1088 dev_info(qproc->dev, "MBA booted, loading mpss\n");
1090 ret = q6v5_mpss_load(qproc);
1094 ret = qcom_q6v5_wait_for_start(&qproc->q6v5, msecs_to_jiffies(5000));
1095 if (ret == -ETIMEDOUT) {
1096 dev_err(qproc->dev, "start timed out\n");
1100 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
1105 "Failed to reclaim mba buffer system may become unstable\n");
1107 /* Reset Dump Segment Mask */
1108 qproc->dump_segment_mask = 0;
1109 qproc->running = true;
1114 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
1115 false, qproc->mpss_phys,
1117 WARN_ON(xfermemop_ret);
1118 q6v5_mba_reclaim(qproc);
1123 static int q6v5_stop(struct rproc *rproc)
1125 struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
1128 qproc->running = false;
1130 ret = qcom_q6v5_request_stop(&qproc->q6v5);
1131 if (ret == -ETIMEDOUT)
1132 dev_err(qproc->dev, "timed out on wait\n");
1134 q6v5_mba_reclaim(qproc);
1139 static void *q6v5_da_to_va(struct rproc *rproc, u64 da, int len)
1141 struct q6v5 *qproc = rproc->priv;
1144 offset = da - qproc->mpss_reloc;
1145 if (offset < 0 || offset + len > qproc->mpss_size)
1148 return qproc->mpss_region + offset;
1151 static int qcom_q6v5_register_dump_segments(struct rproc *rproc,
1152 const struct firmware *mba_fw)
1154 const struct firmware *fw;
1155 const struct elf32_phdr *phdrs;
1156 const struct elf32_phdr *phdr;
1157 const struct elf32_hdr *ehdr;
1158 struct q6v5 *qproc = rproc->priv;
1162 ret = request_firmware(&fw, qproc->hexagon_mdt_image, qproc->dev);
1164 dev_err(qproc->dev, "unable to load %s\n",
1165 qproc->hexagon_mdt_image);
1169 ehdr = (struct elf32_hdr *)fw->data;
1170 phdrs = (struct elf32_phdr *)(ehdr + 1);
1171 qproc->dump_complete_mask = 0;
1173 for (i = 0; i < ehdr->e_phnum; i++) {
1176 if (!q6v5_phdr_valid(phdr))
1179 ret = rproc_coredump_add_custom_segment(rproc, phdr->p_paddr,
1181 qcom_q6v5_dump_segment,
1186 qproc->dump_complete_mask |= BIT(i);
1189 release_firmware(fw);
1193 static const struct rproc_ops q6v5_ops = {
1194 .start = q6v5_start,
1196 .da_to_va = q6v5_da_to_va,
1197 .parse_fw = qcom_q6v5_register_dump_segments,
1201 static void qcom_msa_handover(struct qcom_q6v5 *q6v5)
1203 struct q6v5 *qproc = container_of(q6v5, struct q6v5, q6v5);
1205 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
1206 qproc->proxy_clk_count);
1207 q6v5_regulator_disable(qproc, qproc->proxy_regs,
1208 qproc->proxy_reg_count);
1209 q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1212 static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
1214 struct of_phandle_args args;
1215 struct resource *res;
1218 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
1219 qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
1220 if (IS_ERR(qproc->reg_base))
1221 return PTR_ERR(qproc->reg_base);
1223 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
1224 qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
1225 if (IS_ERR(qproc->rmb_base))
1226 return PTR_ERR(qproc->rmb_base);
1228 ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
1229 "qcom,halt-regs", 3, 0, &args);
1231 dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
1235 qproc->halt_map = syscon_node_to_regmap(args.np);
1236 of_node_put(args.np);
1237 if (IS_ERR(qproc->halt_map))
1238 return PTR_ERR(qproc->halt_map);
1240 qproc->halt_q6 = args.args[0];
1241 qproc->halt_modem = args.args[1];
1242 qproc->halt_nc = args.args[2];
1247 static int q6v5_init_clocks(struct device *dev, struct clk **clks,
1255 for (i = 0; clk_names[i]; i++) {
1256 clks[i] = devm_clk_get(dev, clk_names[i]);
1257 if (IS_ERR(clks[i])) {
1258 int rc = PTR_ERR(clks[i]);
1260 if (rc != -EPROBE_DEFER)
1261 dev_err(dev, "Failed to get %s clock\n",
1270 static int q6v5_pds_attach(struct device *dev, struct device **devs,
1280 while (pd_names[num_pds])
1283 for (i = 0; i < num_pds; i++) {
1284 devs[i] = dev_pm_domain_attach_by_name(dev, pd_names[i]);
1285 if (IS_ERR(devs[i])) {
1286 ret = PTR_ERR(devs[i]);
1294 for (i--; i >= 0; i--)
1295 dev_pm_domain_detach(devs[i], false);
1300 static void q6v5_pds_detach(struct q6v5 *qproc, struct device **pds,
1305 for (i = 0; i < pd_count; i++)
1306 dev_pm_domain_detach(pds[i], false);
1309 static int q6v5_init_reset(struct q6v5 *qproc)
1311 qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
1313 if (IS_ERR(qproc->mss_restart)) {
1314 dev_err(qproc->dev, "failed to acquire mss restart\n");
1315 return PTR_ERR(qproc->mss_restart);
1318 if (qproc->has_alt_reset) {
1319 qproc->pdc_reset = devm_reset_control_get_exclusive(qproc->dev,
1321 if (IS_ERR(qproc->pdc_reset)) {
1322 dev_err(qproc->dev, "failed to acquire pdc reset\n");
1323 return PTR_ERR(qproc->pdc_reset);
1330 static int q6v5_alloc_memory_region(struct q6v5 *qproc)
1332 struct device_node *child;
1333 struct device_node *node;
1337 child = of_get_child_by_name(qproc->dev->of_node, "mba");
1338 node = of_parse_phandle(child, "memory-region", 0);
1339 ret = of_address_to_resource(node, 0, &r);
1341 dev_err(qproc->dev, "unable to resolve mba region\n");
1346 qproc->mba_phys = r.start;
1347 qproc->mba_size = resource_size(&r);
1348 qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
1349 if (!qproc->mba_region) {
1350 dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
1351 &r.start, qproc->mba_size);
1355 child = of_get_child_by_name(qproc->dev->of_node, "mpss");
1356 node = of_parse_phandle(child, "memory-region", 0);
1357 ret = of_address_to_resource(node, 0, &r);
1359 dev_err(qproc->dev, "unable to resolve mpss region\n");
1364 qproc->mpss_phys = qproc->mpss_reloc = r.start;
1365 qproc->mpss_size = resource_size(&r);
1366 qproc->mpss_region = devm_ioremap_wc(qproc->dev, qproc->mpss_phys, qproc->mpss_size);
1367 if (!qproc->mpss_region) {
1368 dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
1369 &r.start, qproc->mpss_size);
1376 static int q6v5_probe(struct platform_device *pdev)
1378 const struct rproc_hexagon_res *desc;
1380 struct rproc *rproc;
1381 const char *mba_image;
1384 desc = of_device_get_match_data(&pdev->dev);
1388 if (desc->need_mem_protection && !qcom_scm_is_available())
1389 return -EPROBE_DEFER;
1391 mba_image = desc->hexagon_mba_image;
1392 ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
1394 if (ret < 0 && ret != -EINVAL)
1397 rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
1398 mba_image, sizeof(*qproc));
1400 dev_err(&pdev->dev, "failed to allocate rproc\n");
1404 rproc->auto_boot = false;
1406 qproc = (struct q6v5 *)rproc->priv;
1407 qproc->dev = &pdev->dev;
1408 qproc->rproc = rproc;
1409 qproc->hexagon_mdt_image = "modem.mdt";
1410 ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
1411 1, &qproc->hexagon_mdt_image);
1412 if (ret < 0 && ret != -EINVAL)
1415 platform_set_drvdata(pdev, qproc);
1417 ret = q6v5_init_mem(qproc, pdev);
1421 ret = q6v5_alloc_memory_region(qproc);
1425 ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
1426 desc->proxy_clk_names);
1428 dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
1431 qproc->proxy_clk_count = ret;
1433 ret = q6v5_init_clocks(&pdev->dev, qproc->reset_clks,
1434 desc->reset_clk_names);
1436 dev_err(&pdev->dev, "Failed to get reset clocks.\n");
1439 qproc->reset_clk_count = ret;
1441 ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
1442 desc->active_clk_names);
1444 dev_err(&pdev->dev, "Failed to get active clocks.\n");
1447 qproc->active_clk_count = ret;
1449 ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
1450 desc->proxy_supply);
1452 dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
1455 qproc->proxy_reg_count = ret;
1457 ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs,
1458 desc->active_supply);
1460 dev_err(&pdev->dev, "Failed to get active regulators.\n");
1463 qproc->active_reg_count = ret;
1465 ret = q6v5_pds_attach(&pdev->dev, qproc->active_pds,
1466 desc->active_pd_names);
1468 dev_err(&pdev->dev, "Failed to attach active power domains\n");
1471 qproc->active_pd_count = ret;
1473 ret = q6v5_pds_attach(&pdev->dev, qproc->proxy_pds,
1474 desc->proxy_pd_names);
1476 dev_err(&pdev->dev, "Failed to init power domains\n");
1477 goto detach_active_pds;
1479 qproc->proxy_pd_count = ret;
1481 qproc->has_alt_reset = desc->has_alt_reset;
1482 ret = q6v5_init_reset(qproc);
1484 goto detach_proxy_pds;
1486 qproc->version = desc->version;
1487 qproc->need_mem_protection = desc->need_mem_protection;
1489 ret = qcom_q6v5_init(&qproc->q6v5, pdev, rproc, MPSS_CRASH_REASON_SMEM,
1492 goto detach_proxy_pds;
1494 qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
1495 qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
1496 qcom_add_glink_subdev(rproc, &qproc->glink_subdev);
1497 qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
1498 qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
1499 qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12);
1500 if (IS_ERR(qproc->sysmon)) {
1501 ret = PTR_ERR(qproc->sysmon);
1502 goto detach_proxy_pds;
1505 ret = rproc_add(rproc);
1507 goto detach_proxy_pds;
1512 q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1514 q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
1521 static int q6v5_remove(struct platform_device *pdev)
1523 struct q6v5 *qproc = platform_get_drvdata(pdev);
1525 rproc_del(qproc->rproc);
1527 qcom_remove_sysmon_subdev(qproc->sysmon);
1528 qcom_remove_glink_subdev(qproc->rproc, &qproc->glink_subdev);
1529 qcom_remove_smd_subdev(qproc->rproc, &qproc->smd_subdev);
1530 qcom_remove_ssr_subdev(qproc->rproc, &qproc->ssr_subdev);
1532 q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
1533 q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1535 rproc_free(qproc->rproc);
1540 static const struct rproc_hexagon_res sdm845_mss = {
1541 .hexagon_mba_image = "mba.mbn",
1542 .proxy_clk_names = (char*[]){
1547 .reset_clk_names = (char*[]){
1552 .active_clk_names = (char*[]){
1559 .active_pd_names = (char*[]){
1563 .proxy_pd_names = (char*[]){
1569 .need_mem_protection = true,
1570 .has_alt_reset = true,
1571 .version = MSS_SDM845,
1574 static const struct rproc_hexagon_res msm8996_mss = {
1575 .hexagon_mba_image = "mba.mbn",
1576 .proxy_supply = (struct qcom_mss_reg_res[]) {
1583 .proxy_clk_names = (char*[]){
1589 .active_clk_names = (char*[]){
1598 .need_mem_protection = true,
1599 .has_alt_reset = false,
1600 .version = MSS_MSM8996,
1603 static const struct rproc_hexagon_res msm8916_mss = {
1604 .hexagon_mba_image = "mba.mbn",
1605 .proxy_supply = (struct qcom_mss_reg_res[]) {
1620 .proxy_clk_names = (char*[]){
1624 .active_clk_names = (char*[]){
1630 .need_mem_protection = false,
1631 .has_alt_reset = false,
1632 .version = MSS_MSM8916,
1635 static const struct rproc_hexagon_res msm8974_mss = {
1636 .hexagon_mba_image = "mba.b00",
1637 .proxy_supply = (struct qcom_mss_reg_res[]) {
1652 .active_supply = (struct qcom_mss_reg_res[]) {
1660 .proxy_clk_names = (char*[]){
1664 .active_clk_names = (char*[]){
1670 .need_mem_protection = false,
1671 .has_alt_reset = false,
1672 .version = MSS_MSM8974,
1675 static const struct of_device_id q6v5_of_match[] = {
1676 { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
1677 { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
1678 { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
1679 { .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
1680 { .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss},
1683 MODULE_DEVICE_TABLE(of, q6v5_of_match);
1685 static struct platform_driver q6v5_driver = {
1686 .probe = q6v5_probe,
1687 .remove = q6v5_remove,
1689 .name = "qcom-q6v5-mss",
1690 .of_match_table = q6v5_of_match,
1693 module_platform_driver(q6v5_driver);
1695 MODULE_DESCRIPTION("Qualcomm Self-authenticating modem remoteproc driver");
1696 MODULE_LICENSE("GPL v2");