]> asedeno.scripts.mit.edu Git - linux.git/blob - drivers/usb/dwc3/core.c
Merge tag 'audit-pr-20191126' of git://git.kernel.org/pub/scm/linux/kernel/git/pcmoor...
[linux.git] / drivers / usb / dwc3 / core.c
1 // SPDX-License-Identifier: GPL-2.0
2 /**
3  * core.c - DesignWare USB3 DRD Controller Core file
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *          Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10
11 #include <linux/clk.h>
12 #include <linux/version.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/slab.h>
16 #include <linux/spinlock.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/interrupt.h>
20 #include <linux/ioport.h>
21 #include <linux/io.h>
22 #include <linux/list.h>
23 #include <linux/delay.h>
24 #include <linux/dma-mapping.h>
25 #include <linux/of.h>
26 #include <linux/acpi.h>
27 #include <linux/pinctrl/consumer.h>
28 #include <linux/reset.h>
29
30 #include <linux/usb/ch9.h>
31 #include <linux/usb/gadget.h>
32 #include <linux/usb/of.h>
33 #include <linux/usb/otg.h>
34
35 #include "core.h"
36 #include "gadget.h"
37 #include "io.h"
38
39 #include "debug.h"
40
41 #define DWC3_DEFAULT_AUTOSUSPEND_DELAY  5000 /* ms */
42
43 /**
44  * dwc3_get_dr_mode - Validates and sets dr_mode
45  * @dwc: pointer to our context structure
46  */
47 static int dwc3_get_dr_mode(struct dwc3 *dwc)
48 {
49         enum usb_dr_mode mode;
50         struct device *dev = dwc->dev;
51         unsigned int hw_mode;
52
53         if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
54                 dwc->dr_mode = USB_DR_MODE_OTG;
55
56         mode = dwc->dr_mode;
57         hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
58
59         switch (hw_mode) {
60         case DWC3_GHWPARAMS0_MODE_GADGET:
61                 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
62                         dev_err(dev,
63                                 "Controller does not support host mode.\n");
64                         return -EINVAL;
65                 }
66                 mode = USB_DR_MODE_PERIPHERAL;
67                 break;
68         case DWC3_GHWPARAMS0_MODE_HOST:
69                 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
70                         dev_err(dev,
71                                 "Controller does not support device mode.\n");
72                         return -EINVAL;
73                 }
74                 mode = USB_DR_MODE_HOST;
75                 break;
76         default:
77                 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
78                         mode = USB_DR_MODE_HOST;
79                 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
80                         mode = USB_DR_MODE_PERIPHERAL;
81
82                 /*
83                  * DWC_usb31 and DWC_usb3 v3.30a and higher do not support OTG
84                  * mode. If the controller supports DRD but the dr_mode is not
85                  * specified or set to OTG, then set the mode to peripheral.
86                  */
87                 if (mode == USB_DR_MODE_OTG &&
88                     dwc->revision >= DWC3_REVISION_330A)
89                         mode = USB_DR_MODE_PERIPHERAL;
90         }
91
92         if (mode != dwc->dr_mode) {
93                 dev_warn(dev,
94                          "Configuration mismatch. dr_mode forced to %s\n",
95                          mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97                 dwc->dr_mode = mode;
98         }
99
100         return 0;
101 }
102
103 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
104 {
105         u32 reg;
106
107         reg = dwc3_readl(dwc->regs, DWC3_GCTL);
108         reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
109         reg |= DWC3_GCTL_PRTCAPDIR(mode);
110         dwc3_writel(dwc->regs, DWC3_GCTL, reg);
111
112         dwc->current_dr_role = mode;
113 }
114
115 static void __dwc3_set_mode(struct work_struct *work)
116 {
117         struct dwc3 *dwc = work_to_dwc(work);
118         unsigned long flags;
119         int ret;
120
121         if (dwc->dr_mode != USB_DR_MODE_OTG)
122                 return;
123
124         if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_OTG)
125                 dwc3_otg_update(dwc, 0);
126
127         if (!dwc->desired_dr_role)
128                 return;
129
130         if (dwc->desired_dr_role == dwc->current_dr_role)
131                 return;
132
133         if (dwc->desired_dr_role == DWC3_GCTL_PRTCAP_OTG && dwc->edev)
134                 return;
135
136         switch (dwc->current_dr_role) {
137         case DWC3_GCTL_PRTCAP_HOST:
138                 dwc3_host_exit(dwc);
139                 break;
140         case DWC3_GCTL_PRTCAP_DEVICE:
141                 dwc3_gadget_exit(dwc);
142                 dwc3_event_buffers_cleanup(dwc);
143                 break;
144         case DWC3_GCTL_PRTCAP_OTG:
145                 dwc3_otg_exit(dwc);
146                 spin_lock_irqsave(&dwc->lock, flags);
147                 dwc->desired_otg_role = DWC3_OTG_ROLE_IDLE;
148                 spin_unlock_irqrestore(&dwc->lock, flags);
149                 dwc3_otg_update(dwc, 1);
150                 break;
151         default:
152                 break;
153         }
154
155         spin_lock_irqsave(&dwc->lock, flags);
156
157         dwc3_set_prtcap(dwc, dwc->desired_dr_role);
158
159         spin_unlock_irqrestore(&dwc->lock, flags);
160
161         switch (dwc->desired_dr_role) {
162         case DWC3_GCTL_PRTCAP_HOST:
163                 ret = dwc3_host_init(dwc);
164                 if (ret) {
165                         dev_err(dwc->dev, "failed to initialize host\n");
166                 } else {
167                         if (dwc->usb2_phy)
168                                 otg_set_vbus(dwc->usb2_phy->otg, true);
169                         phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
170                         phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
171                 }
172                 break;
173         case DWC3_GCTL_PRTCAP_DEVICE:
174                 dwc3_event_buffers_setup(dwc);
175
176                 if (dwc->usb2_phy)
177                         otg_set_vbus(dwc->usb2_phy->otg, false);
178                 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
179                 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
180
181                 ret = dwc3_gadget_init(dwc);
182                 if (ret)
183                         dev_err(dwc->dev, "failed to initialize peripheral\n");
184                 break;
185         case DWC3_GCTL_PRTCAP_OTG:
186                 dwc3_otg_init(dwc);
187                 dwc3_otg_update(dwc, 0);
188                 break;
189         default:
190                 break;
191         }
192
193 }
194
195 void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
196 {
197         unsigned long flags;
198
199         spin_lock_irqsave(&dwc->lock, flags);
200         dwc->desired_dr_role = mode;
201         spin_unlock_irqrestore(&dwc->lock, flags);
202
203         queue_work(system_freezable_wq, &dwc->drd_work);
204 }
205
206 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
207 {
208         struct dwc3             *dwc = dep->dwc;
209         u32                     reg;
210
211         dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
212                         DWC3_GDBGFIFOSPACE_NUM(dep->number) |
213                         DWC3_GDBGFIFOSPACE_TYPE(type));
214
215         reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
216
217         return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
218 }
219
220 /**
221  * dwc3_core_soft_reset - Issues core soft reset and PHY reset
222  * @dwc: pointer to our context structure
223  */
224 static int dwc3_core_soft_reset(struct dwc3 *dwc)
225 {
226         u32             reg;
227         int             retries = 1000;
228         int             ret;
229
230         usb_phy_init(dwc->usb2_phy);
231         usb_phy_init(dwc->usb3_phy);
232         ret = phy_init(dwc->usb2_generic_phy);
233         if (ret < 0)
234                 return ret;
235
236         ret = phy_init(dwc->usb3_generic_phy);
237         if (ret < 0) {
238                 phy_exit(dwc->usb2_generic_phy);
239                 return ret;
240         }
241
242         /*
243          * We're resetting only the device side because, if we're in host mode,
244          * XHCI driver will reset the host block. If dwc3 was configured for
245          * host-only mode, then we can return early.
246          */
247         if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_HOST)
248                 return 0;
249
250         reg = dwc3_readl(dwc->regs, DWC3_DCTL);
251         reg |= DWC3_DCTL_CSFTRST;
252         dwc3_writel(dwc->regs, DWC3_DCTL, reg);
253
254         /*
255          * For DWC_usb31 controller 1.90a and later, the DCTL.CSFRST bit
256          * is cleared only after all the clocks are synchronized. This can
257          * take a little more than 50ms. Set the polling rate at 20ms
258          * for 10 times instead.
259          */
260         if (dwc3_is_usb31(dwc) && dwc->revision >= DWC3_USB31_REVISION_190A)
261                 retries = 10;
262
263         do {
264                 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
265                 if (!(reg & DWC3_DCTL_CSFTRST))
266                         goto done;
267
268                 if (dwc3_is_usb31(dwc) &&
269                     dwc->revision >= DWC3_USB31_REVISION_190A)
270                         msleep(20);
271                 else
272                         udelay(1);
273         } while (--retries);
274
275         phy_exit(dwc->usb3_generic_phy);
276         phy_exit(dwc->usb2_generic_phy);
277
278         return -ETIMEDOUT;
279
280 done:
281         /*
282          * For DWC_usb31 controller 1.80a and prior, once DCTL.CSFRST bit
283          * is cleared, we must wait at least 50ms before accessing the PHY
284          * domain (synchronization delay).
285          */
286         if (dwc3_is_usb31(dwc) && dwc->revision <= DWC3_USB31_REVISION_180A)
287                 msleep(50);
288
289         return 0;
290 }
291
292 static const struct clk_bulk_data dwc3_core_clks[] = {
293         { .id = "ref" },
294         { .id = "bus_early" },
295         { .id = "suspend" },
296 };
297
298 /*
299  * dwc3_frame_length_adjustment - Adjusts frame length if required
300  * @dwc3: Pointer to our controller context structure
301  */
302 static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
303 {
304         u32 reg;
305         u32 dft;
306
307         if (dwc->revision < DWC3_REVISION_250A)
308                 return;
309
310         if (dwc->fladj == 0)
311                 return;
312
313         reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
314         dft = reg & DWC3_GFLADJ_30MHZ_MASK;
315         if (dft != dwc->fladj) {
316                 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
317                 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
318                 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
319         }
320 }
321
322 /**
323  * dwc3_free_one_event_buffer - Frees one event buffer
324  * @dwc: Pointer to our controller context structure
325  * @evt: Pointer to event buffer to be freed
326  */
327 static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
328                 struct dwc3_event_buffer *evt)
329 {
330         dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
331 }
332
333 /**
334  * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
335  * @dwc: Pointer to our controller context structure
336  * @length: size of the event buffer
337  *
338  * Returns a pointer to the allocated event buffer structure on success
339  * otherwise ERR_PTR(errno).
340  */
341 static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
342                 unsigned length)
343 {
344         struct dwc3_event_buffer        *evt;
345
346         evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
347         if (!evt)
348                 return ERR_PTR(-ENOMEM);
349
350         evt->dwc        = dwc;
351         evt->length     = length;
352         evt->cache      = devm_kzalloc(dwc->dev, length, GFP_KERNEL);
353         if (!evt->cache)
354                 return ERR_PTR(-ENOMEM);
355
356         evt->buf        = dma_alloc_coherent(dwc->sysdev, length,
357                         &evt->dma, GFP_KERNEL);
358         if (!evt->buf)
359                 return ERR_PTR(-ENOMEM);
360
361         return evt;
362 }
363
364 /**
365  * dwc3_free_event_buffers - frees all allocated event buffers
366  * @dwc: Pointer to our controller context structure
367  */
368 static void dwc3_free_event_buffers(struct dwc3 *dwc)
369 {
370         struct dwc3_event_buffer        *evt;
371
372         evt = dwc->ev_buf;
373         if (evt)
374                 dwc3_free_one_event_buffer(dwc, evt);
375 }
376
377 /**
378  * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
379  * @dwc: pointer to our controller context structure
380  * @length: size of event buffer
381  *
382  * Returns 0 on success otherwise negative errno. In the error case, dwc
383  * may contain some buffers allocated but not all which were requested.
384  */
385 static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
386 {
387         struct dwc3_event_buffer *evt;
388
389         evt = dwc3_alloc_one_event_buffer(dwc, length);
390         if (IS_ERR(evt)) {
391                 dev_err(dwc->dev, "can't allocate event buffer\n");
392                 return PTR_ERR(evt);
393         }
394         dwc->ev_buf = evt;
395
396         return 0;
397 }
398
399 /**
400  * dwc3_event_buffers_setup - setup our allocated event buffers
401  * @dwc: pointer to our controller context structure
402  *
403  * Returns 0 on success otherwise negative errno.
404  */
405 int dwc3_event_buffers_setup(struct dwc3 *dwc)
406 {
407         struct dwc3_event_buffer        *evt;
408
409         evt = dwc->ev_buf;
410         evt->lpos = 0;
411         dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
412                         lower_32_bits(evt->dma));
413         dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
414                         upper_32_bits(evt->dma));
415         dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
416                         DWC3_GEVNTSIZ_SIZE(evt->length));
417         dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
418
419         return 0;
420 }
421
422 void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
423 {
424         struct dwc3_event_buffer        *evt;
425
426         evt = dwc->ev_buf;
427
428         evt->lpos = 0;
429
430         dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
431         dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
432         dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
433                         | DWC3_GEVNTSIZ_SIZE(0));
434         dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
435 }
436
437 static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
438 {
439         if (!dwc->has_hibernation)
440                 return 0;
441
442         if (!dwc->nr_scratch)
443                 return 0;
444
445         dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
446                         DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
447         if (!dwc->scratchbuf)
448                 return -ENOMEM;
449
450         return 0;
451 }
452
453 static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
454 {
455         dma_addr_t scratch_addr;
456         u32 param;
457         int ret;
458
459         if (!dwc->has_hibernation)
460                 return 0;
461
462         if (!dwc->nr_scratch)
463                 return 0;
464
465          /* should never fall here */
466         if (!WARN_ON(dwc->scratchbuf))
467                 return 0;
468
469         scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
470                         dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
471                         DMA_BIDIRECTIONAL);
472         if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
473                 dev_err(dwc->sysdev, "failed to map scratch buffer\n");
474                 ret = -EFAULT;
475                 goto err0;
476         }
477
478         dwc->scratch_addr = scratch_addr;
479
480         param = lower_32_bits(scratch_addr);
481
482         ret = dwc3_send_gadget_generic_command(dwc,
483                         DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
484         if (ret < 0)
485                 goto err1;
486
487         param = upper_32_bits(scratch_addr);
488
489         ret = dwc3_send_gadget_generic_command(dwc,
490                         DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
491         if (ret < 0)
492                 goto err1;
493
494         return 0;
495
496 err1:
497         dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
498                         DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
499
500 err0:
501         return ret;
502 }
503
504 static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
505 {
506         if (!dwc->has_hibernation)
507                 return;
508
509         if (!dwc->nr_scratch)
510                 return;
511
512          /* should never fall here */
513         if (!WARN_ON(dwc->scratchbuf))
514                 return;
515
516         dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
517                         DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
518         kfree(dwc->scratchbuf);
519 }
520
521 static void dwc3_core_num_eps(struct dwc3 *dwc)
522 {
523         struct dwc3_hwparams    *parms = &dwc->hwparams;
524
525         dwc->num_eps = DWC3_NUM_EPS(parms);
526 }
527
528 static void dwc3_cache_hwparams(struct dwc3 *dwc)
529 {
530         struct dwc3_hwparams    *parms = &dwc->hwparams;
531
532         parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
533         parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
534         parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
535         parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
536         parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
537         parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
538         parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
539         parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
540         parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
541 }
542
543 static int dwc3_core_ulpi_init(struct dwc3 *dwc)
544 {
545         int intf;
546         int ret = 0;
547
548         intf = DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3);
549
550         if (intf == DWC3_GHWPARAMS3_HSPHY_IFC_ULPI ||
551             (intf == DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI &&
552              dwc->hsphy_interface &&
553              !strncmp(dwc->hsphy_interface, "ulpi", 4)))
554                 ret = dwc3_ulpi_init(dwc);
555
556         return ret;
557 }
558
559 /**
560  * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
561  * @dwc: Pointer to our controller context structure
562  *
563  * Returns 0 on success. The USB PHY interfaces are configured but not
564  * initialized. The PHY interfaces and the PHYs get initialized together with
565  * the core in dwc3_core_init.
566  */
567 static int dwc3_phy_setup(struct dwc3 *dwc)
568 {
569         unsigned int hw_mode;
570         u32 reg;
571
572         hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
573
574         reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
575
576         /*
577          * Make sure UX_EXIT_PX is cleared as that causes issues with some
578          * PHYs. Also, this bit is not supposed to be used in normal operation.
579          */
580         reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
581
582         /*
583          * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
584          * to '0' during coreConsultant configuration. So default value
585          * will be '0' when the core is reset. Application needs to set it
586          * to '1' after the core initialization is completed.
587          */
588         if (dwc->revision > DWC3_REVISION_194A)
589                 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
590
591         /*
592          * For DRD controllers, GUSB3PIPECTL.SUSPENDENABLE must be cleared after
593          * power-on reset, and it can be set after core initialization, which is
594          * after device soft-reset during initialization.
595          */
596         if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
597                 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
598
599         if (dwc->u2ss_inp3_quirk)
600                 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
601
602         if (dwc->dis_rxdet_inp3_quirk)
603                 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
604
605         if (dwc->req_p1p2p3_quirk)
606                 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
607
608         if (dwc->del_p1p2p3_quirk)
609                 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
610
611         if (dwc->del_phy_power_chg_quirk)
612                 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
613
614         if (dwc->lfps_filter_quirk)
615                 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
616
617         if (dwc->rx_detect_poll_quirk)
618                 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
619
620         if (dwc->tx_de_emphasis_quirk)
621                 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
622
623         if (dwc->dis_u3_susphy_quirk)
624                 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
625
626         if (dwc->dis_del_phy_power_chg_quirk)
627                 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
628
629         dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
630
631         reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
632
633         /* Select the HS PHY interface */
634         switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
635         case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
636                 if (dwc->hsphy_interface &&
637                                 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
638                         reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
639                         break;
640                 } else if (dwc->hsphy_interface &&
641                                 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
642                         reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
643                         dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
644                 } else {
645                         /* Relying on default value. */
646                         if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
647                                 break;
648                 }
649                 /* FALLTHROUGH */
650         case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
651                 /* FALLTHROUGH */
652         default:
653                 break;
654         }
655
656         switch (dwc->hsphy_mode) {
657         case USBPHY_INTERFACE_MODE_UTMI:
658                 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
659                        DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
660                 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
661                        DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
662                 break;
663         case USBPHY_INTERFACE_MODE_UTMIW:
664                 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
665                        DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
666                 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
667                        DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
668                 break;
669         default:
670                 break;
671         }
672
673         /*
674          * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
675          * '0' during coreConsultant configuration. So default value will
676          * be '0' when the core is reset. Application needs to set it to
677          * '1' after the core initialization is completed.
678          */
679         if (dwc->revision > DWC3_REVISION_194A)
680                 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
681
682         /*
683          * For DRD controllers, GUSB2PHYCFG.SUSPHY must be cleared after
684          * power-on reset, and it can be set after core initialization, which is
685          * after device soft-reset during initialization.
686          */
687         if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
688                 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
689
690         if (dwc->dis_u2_susphy_quirk)
691                 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
692
693         if (dwc->dis_enblslpm_quirk)
694                 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
695         else
696                 reg |= DWC3_GUSB2PHYCFG_ENBLSLPM;
697
698         if (dwc->dis_u2_freeclk_exists_quirk)
699                 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
700
701         dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
702
703         return 0;
704 }
705
706 static void dwc3_core_exit(struct dwc3 *dwc)
707 {
708         dwc3_event_buffers_cleanup(dwc);
709
710         usb_phy_shutdown(dwc->usb2_phy);
711         usb_phy_shutdown(dwc->usb3_phy);
712         phy_exit(dwc->usb2_generic_phy);
713         phy_exit(dwc->usb3_generic_phy);
714
715         usb_phy_set_suspend(dwc->usb2_phy, 1);
716         usb_phy_set_suspend(dwc->usb3_phy, 1);
717         phy_power_off(dwc->usb2_generic_phy);
718         phy_power_off(dwc->usb3_generic_phy);
719         clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
720         reset_control_assert(dwc->reset);
721 }
722
723 static bool dwc3_core_is_valid(struct dwc3 *dwc)
724 {
725         u32 reg;
726
727         reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
728
729         /* This should read as U3 followed by revision number */
730         if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
731                 /* Detected DWC_usb3 IP */
732                 dwc->revision = reg;
733         } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
734                 /* Detected DWC_usb31 IP */
735                 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
736                 dwc->revision |= DWC3_REVISION_IS_DWC31;
737                 dwc->version_type = dwc3_readl(dwc->regs, DWC3_VER_TYPE);
738         } else {
739                 return false;
740         }
741
742         return true;
743 }
744
745 static void dwc3_core_setup_global_control(struct dwc3 *dwc)
746 {
747         u32 hwparams4 = dwc->hwparams.hwparams4;
748         u32 reg;
749
750         reg = dwc3_readl(dwc->regs, DWC3_GCTL);
751         reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
752
753         switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
754         case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
755                 /**
756                  * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
757                  * issue which would cause xHCI compliance tests to fail.
758                  *
759                  * Because of that we cannot enable clock gating on such
760                  * configurations.
761                  *
762                  * Refers to:
763                  *
764                  * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
765                  * SOF/ITP Mode Used
766                  */
767                 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
768                                 dwc->dr_mode == USB_DR_MODE_OTG) &&
769                                 (dwc->revision >= DWC3_REVISION_210A &&
770                                 dwc->revision <= DWC3_REVISION_250A))
771                         reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
772                 else
773                         reg &= ~DWC3_GCTL_DSBLCLKGTNG;
774                 break;
775         case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
776                 /* enable hibernation here */
777                 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
778
779                 /*
780                  * REVISIT Enabling this bit so that host-mode hibernation
781                  * will work. Device-mode hibernation is not yet implemented.
782                  */
783                 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
784                 break;
785         default:
786                 /* nothing */
787                 break;
788         }
789
790         /* check if current dwc3 is on simulation board */
791         if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
792                 dev_info(dwc->dev, "Running with FPGA optimizations\n");
793                 dwc->is_fpga = true;
794         }
795
796         WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
797                         "disable_scramble cannot be used on non-FPGA builds\n");
798
799         if (dwc->disable_scramble_quirk && dwc->is_fpga)
800                 reg |= DWC3_GCTL_DISSCRAMBLE;
801         else
802                 reg &= ~DWC3_GCTL_DISSCRAMBLE;
803
804         if (dwc->u2exit_lfps_quirk)
805                 reg |= DWC3_GCTL_U2EXIT_LFPS;
806
807         /*
808          * WORKAROUND: DWC3 revisions <1.90a have a bug
809          * where the device can fail to connect at SuperSpeed
810          * and falls back to high-speed mode which causes
811          * the device to enter a Connect/Disconnect loop
812          */
813         if (dwc->revision < DWC3_REVISION_190A)
814                 reg |= DWC3_GCTL_U2RSTECN;
815
816         dwc3_writel(dwc->regs, DWC3_GCTL, reg);
817 }
818
819 static int dwc3_core_get_phy(struct dwc3 *dwc);
820 static int dwc3_core_ulpi_init(struct dwc3 *dwc);
821
822 /* set global incr burst type configuration registers */
823 static void dwc3_set_incr_burst_type(struct dwc3 *dwc)
824 {
825         struct device *dev = dwc->dev;
826         /* incrx_mode : for INCR burst type. */
827         bool incrx_mode;
828         /* incrx_size : for size of INCRX burst. */
829         u32 incrx_size;
830         u32 *vals;
831         u32 cfg;
832         int ntype;
833         int ret;
834         int i;
835
836         cfg = dwc3_readl(dwc->regs, DWC3_GSBUSCFG0);
837
838         /*
839          * Handle property "snps,incr-burst-type-adjustment".
840          * Get the number of value from this property:
841          * result <= 0, means this property is not supported.
842          * result = 1, means INCRx burst mode supported.
843          * result > 1, means undefined length burst mode supported.
844          */
845         ntype = device_property_count_u32(dev, "snps,incr-burst-type-adjustment");
846         if (ntype <= 0)
847                 return;
848
849         vals = kcalloc(ntype, sizeof(u32), GFP_KERNEL);
850         if (!vals) {
851                 dev_err(dev, "Error to get memory\n");
852                 return;
853         }
854
855         /* Get INCR burst type, and parse it */
856         ret = device_property_read_u32_array(dev,
857                         "snps,incr-burst-type-adjustment", vals, ntype);
858         if (ret) {
859                 kfree(vals);
860                 dev_err(dev, "Error to get property\n");
861                 return;
862         }
863
864         incrx_size = *vals;
865
866         if (ntype > 1) {
867                 /* INCRX (undefined length) burst mode */
868                 incrx_mode = INCRX_UNDEF_LENGTH_BURST_MODE;
869                 for (i = 1; i < ntype; i++) {
870                         if (vals[i] > incrx_size)
871                                 incrx_size = vals[i];
872                 }
873         } else {
874                 /* INCRX burst mode */
875                 incrx_mode = INCRX_BURST_MODE;
876         }
877
878         kfree(vals);
879
880         /* Enable Undefined Length INCR Burst and Enable INCRx Burst */
881         cfg &= ~DWC3_GSBUSCFG0_INCRBRST_MASK;
882         if (incrx_mode)
883                 cfg |= DWC3_GSBUSCFG0_INCRBRSTENA;
884         switch (incrx_size) {
885         case 256:
886                 cfg |= DWC3_GSBUSCFG0_INCR256BRSTENA;
887                 break;
888         case 128:
889                 cfg |= DWC3_GSBUSCFG0_INCR128BRSTENA;
890                 break;
891         case 64:
892                 cfg |= DWC3_GSBUSCFG0_INCR64BRSTENA;
893                 break;
894         case 32:
895                 cfg |= DWC3_GSBUSCFG0_INCR32BRSTENA;
896                 break;
897         case 16:
898                 cfg |= DWC3_GSBUSCFG0_INCR16BRSTENA;
899                 break;
900         case 8:
901                 cfg |= DWC3_GSBUSCFG0_INCR8BRSTENA;
902                 break;
903         case 4:
904                 cfg |= DWC3_GSBUSCFG0_INCR4BRSTENA;
905                 break;
906         case 1:
907                 break;
908         default:
909                 dev_err(dev, "Invalid property\n");
910                 break;
911         }
912
913         dwc3_writel(dwc->regs, DWC3_GSBUSCFG0, cfg);
914 }
915
916 /**
917  * dwc3_core_init - Low-level initialization of DWC3 Core
918  * @dwc: Pointer to our controller context structure
919  *
920  * Returns 0 on success otherwise negative errno.
921  */
922 static int dwc3_core_init(struct dwc3 *dwc)
923 {
924         unsigned int            hw_mode;
925         u32                     reg;
926         int                     ret;
927
928         hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
929
930         /*
931          * Write Linux Version Code to our GUID register so it's easy to figure
932          * out which kernel version a bug was found.
933          */
934         dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
935
936         /* Handle USB2.0-only core configuration */
937         if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
938                         DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
939                 if (dwc->maximum_speed == USB_SPEED_SUPER)
940                         dwc->maximum_speed = USB_SPEED_HIGH;
941         }
942
943         ret = dwc3_phy_setup(dwc);
944         if (ret)
945                 goto err0;
946
947         if (!dwc->ulpi_ready) {
948                 ret = dwc3_core_ulpi_init(dwc);
949                 if (ret)
950                         goto err0;
951                 dwc->ulpi_ready = true;
952         }
953
954         if (!dwc->phys_ready) {
955                 ret = dwc3_core_get_phy(dwc);
956                 if (ret)
957                         goto err0a;
958                 dwc->phys_ready = true;
959         }
960
961         ret = dwc3_core_soft_reset(dwc);
962         if (ret)
963                 goto err0a;
964
965         if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD &&
966             dwc->revision > DWC3_REVISION_194A) {
967                 if (!dwc->dis_u3_susphy_quirk) {
968                         reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
969                         reg |= DWC3_GUSB3PIPECTL_SUSPHY;
970                         dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
971                 }
972
973                 if (!dwc->dis_u2_susphy_quirk) {
974                         reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
975                         reg |= DWC3_GUSB2PHYCFG_SUSPHY;
976                         dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
977                 }
978         }
979
980         dwc3_core_setup_global_control(dwc);
981         dwc3_core_num_eps(dwc);
982
983         ret = dwc3_setup_scratch_buffers(dwc);
984         if (ret)
985                 goto err1;
986
987         /* Adjust Frame Length */
988         dwc3_frame_length_adjustment(dwc);
989
990         dwc3_set_incr_burst_type(dwc);
991
992         usb_phy_set_suspend(dwc->usb2_phy, 0);
993         usb_phy_set_suspend(dwc->usb3_phy, 0);
994         ret = phy_power_on(dwc->usb2_generic_phy);
995         if (ret < 0)
996                 goto err2;
997
998         ret = phy_power_on(dwc->usb3_generic_phy);
999         if (ret < 0)
1000                 goto err3;
1001
1002         ret = dwc3_event_buffers_setup(dwc);
1003         if (ret) {
1004                 dev_err(dwc->dev, "failed to setup event buffers\n");
1005                 goto err4;
1006         }
1007
1008         /*
1009          * ENDXFER polling is available on version 3.10a and later of
1010          * the DWC_usb3 controller. It is NOT available in the
1011          * DWC_usb31 controller.
1012          */
1013         if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
1014                 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
1015                 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
1016                 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
1017         }
1018
1019         if (dwc->revision >= DWC3_REVISION_250A) {
1020                 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
1021
1022                 /*
1023                  * Enable hardware control of sending remote wakeup
1024                  * in HS when the device is in the L1 state.
1025                  */
1026                 if (dwc->revision >= DWC3_REVISION_290A)
1027                         reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
1028
1029                 if (dwc->dis_tx_ipgap_linecheck_quirk)
1030                         reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
1031
1032                 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
1033         }
1034
1035         if (dwc->dr_mode == USB_DR_MODE_HOST ||
1036             dwc->dr_mode == USB_DR_MODE_OTG) {
1037                 reg = dwc3_readl(dwc->regs, DWC3_GUCTL);
1038
1039                 /*
1040                  * Enable Auto retry Feature to make the controller operating in
1041                  * Host mode on seeing transaction errors(CRC errors or internal
1042                  * overrun scenerios) on IN transfers to reply to the device
1043                  * with a non-terminating retry ACK (i.e, an ACK transcation
1044                  * packet with Retry=1 & Nump != 0)
1045                  */
1046                 reg |= DWC3_GUCTL_HSTINAUTORETRY;
1047
1048                 dwc3_writel(dwc->regs, DWC3_GUCTL, reg);
1049         }
1050
1051         /*
1052          * Must config both number of packets and max burst settings to enable
1053          * RX and/or TX threshold.
1054          */
1055         if (dwc3_is_usb31(dwc) && dwc->dr_mode == USB_DR_MODE_HOST) {
1056                 u8 rx_thr_num = dwc->rx_thr_num_pkt_prd;
1057                 u8 rx_maxburst = dwc->rx_max_burst_prd;
1058                 u8 tx_thr_num = dwc->tx_thr_num_pkt_prd;
1059                 u8 tx_maxburst = dwc->tx_max_burst_prd;
1060
1061                 if (rx_thr_num && rx_maxburst) {
1062                         reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1063                         reg |= DWC31_RXTHRNUMPKTSEL_PRD;
1064
1065                         reg &= ~DWC31_RXTHRNUMPKT_PRD(~0);
1066                         reg |= DWC31_RXTHRNUMPKT_PRD(rx_thr_num);
1067
1068                         reg &= ~DWC31_MAXRXBURSTSIZE_PRD(~0);
1069                         reg |= DWC31_MAXRXBURSTSIZE_PRD(rx_maxburst);
1070
1071                         dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1072                 }
1073
1074                 if (tx_thr_num && tx_maxburst) {
1075                         reg = dwc3_readl(dwc->regs, DWC3_GTXTHRCFG);
1076                         reg |= DWC31_TXTHRNUMPKTSEL_PRD;
1077
1078                         reg &= ~DWC31_TXTHRNUMPKT_PRD(~0);
1079                         reg |= DWC31_TXTHRNUMPKT_PRD(tx_thr_num);
1080
1081                         reg &= ~DWC31_MAXTXBURSTSIZE_PRD(~0);
1082                         reg |= DWC31_MAXTXBURSTSIZE_PRD(tx_maxburst);
1083
1084                         dwc3_writel(dwc->regs, DWC3_GTXTHRCFG, reg);
1085                 }
1086         }
1087
1088         return 0;
1089
1090 err4:
1091         phy_power_off(dwc->usb3_generic_phy);
1092
1093 err3:
1094         phy_power_off(dwc->usb2_generic_phy);
1095
1096 err2:
1097         usb_phy_set_suspend(dwc->usb2_phy, 1);
1098         usb_phy_set_suspend(dwc->usb3_phy, 1);
1099
1100 err1:
1101         usb_phy_shutdown(dwc->usb2_phy);
1102         usb_phy_shutdown(dwc->usb3_phy);
1103         phy_exit(dwc->usb2_generic_phy);
1104         phy_exit(dwc->usb3_generic_phy);
1105
1106 err0a:
1107         dwc3_ulpi_exit(dwc);
1108
1109 err0:
1110         return ret;
1111 }
1112
1113 static int dwc3_core_get_phy(struct dwc3 *dwc)
1114 {
1115         struct device           *dev = dwc->dev;
1116         struct device_node      *node = dev->of_node;
1117         int ret;
1118
1119         if (node) {
1120                 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
1121                 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
1122         } else {
1123                 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
1124                 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
1125         }
1126
1127         if (IS_ERR(dwc->usb2_phy)) {
1128                 ret = PTR_ERR(dwc->usb2_phy);
1129                 if (ret == -ENXIO || ret == -ENODEV) {
1130                         dwc->usb2_phy = NULL;
1131                 } else if (ret == -EPROBE_DEFER) {
1132                         return ret;
1133                 } else {
1134                         dev_err(dev, "no usb2 phy configured\n");
1135                         return ret;
1136                 }
1137         }
1138
1139         if (IS_ERR(dwc->usb3_phy)) {
1140                 ret = PTR_ERR(dwc->usb3_phy);
1141                 if (ret == -ENXIO || ret == -ENODEV) {
1142                         dwc->usb3_phy = NULL;
1143                 } else if (ret == -EPROBE_DEFER) {
1144                         return ret;
1145                 } else {
1146                         dev_err(dev, "no usb3 phy configured\n");
1147                         return ret;
1148                 }
1149         }
1150
1151         dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
1152         if (IS_ERR(dwc->usb2_generic_phy)) {
1153                 ret = PTR_ERR(dwc->usb2_generic_phy);
1154                 if (ret == -ENOSYS || ret == -ENODEV) {
1155                         dwc->usb2_generic_phy = NULL;
1156                 } else if (ret == -EPROBE_DEFER) {
1157                         return ret;
1158                 } else {
1159                         dev_err(dev, "no usb2 phy configured\n");
1160                         return ret;
1161                 }
1162         }
1163
1164         dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
1165         if (IS_ERR(dwc->usb3_generic_phy)) {
1166                 ret = PTR_ERR(dwc->usb3_generic_phy);
1167                 if (ret == -ENOSYS || ret == -ENODEV) {
1168                         dwc->usb3_generic_phy = NULL;
1169                 } else if (ret == -EPROBE_DEFER) {
1170                         return ret;
1171                 } else {
1172                         dev_err(dev, "no usb3 phy configured\n");
1173                         return ret;
1174                 }
1175         }
1176
1177         return 0;
1178 }
1179
1180 static int dwc3_core_init_mode(struct dwc3 *dwc)
1181 {
1182         struct device *dev = dwc->dev;
1183         int ret;
1184
1185         switch (dwc->dr_mode) {
1186         case USB_DR_MODE_PERIPHERAL:
1187                 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1188
1189                 if (dwc->usb2_phy)
1190                         otg_set_vbus(dwc->usb2_phy->otg, false);
1191                 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
1192                 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
1193
1194                 ret = dwc3_gadget_init(dwc);
1195                 if (ret) {
1196                         if (ret != -EPROBE_DEFER)
1197                                 dev_err(dev, "failed to initialize gadget\n");
1198                         return ret;
1199                 }
1200                 break;
1201         case USB_DR_MODE_HOST:
1202                 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1203
1204                 if (dwc->usb2_phy)
1205                         otg_set_vbus(dwc->usb2_phy->otg, true);
1206                 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
1207                 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
1208
1209                 ret = dwc3_host_init(dwc);
1210                 if (ret) {
1211                         if (ret != -EPROBE_DEFER)
1212                                 dev_err(dev, "failed to initialize host\n");
1213                         return ret;
1214                 }
1215                 break;
1216         case USB_DR_MODE_OTG:
1217                 INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
1218                 ret = dwc3_drd_init(dwc);
1219                 if (ret) {
1220                         if (ret != -EPROBE_DEFER)
1221                                 dev_err(dev, "failed to initialize dual-role\n");
1222                         return ret;
1223                 }
1224                 break;
1225         default:
1226                 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
1227                 return -EINVAL;
1228         }
1229
1230         return 0;
1231 }
1232
1233 static void dwc3_core_exit_mode(struct dwc3 *dwc)
1234 {
1235         switch (dwc->dr_mode) {
1236         case USB_DR_MODE_PERIPHERAL:
1237                 dwc3_gadget_exit(dwc);
1238                 break;
1239         case USB_DR_MODE_HOST:
1240                 dwc3_host_exit(dwc);
1241                 break;
1242         case USB_DR_MODE_OTG:
1243                 dwc3_drd_exit(dwc);
1244                 break;
1245         default:
1246                 /* do nothing */
1247                 break;
1248         }
1249 }
1250
1251 static void dwc3_get_properties(struct dwc3 *dwc)
1252 {
1253         struct device           *dev = dwc->dev;
1254         u8                      lpm_nyet_threshold;
1255         u8                      tx_de_emphasis;
1256         u8                      hird_threshold;
1257         u8                      rx_thr_num_pkt_prd;
1258         u8                      rx_max_burst_prd;
1259         u8                      tx_thr_num_pkt_prd;
1260         u8                      tx_max_burst_prd;
1261
1262         /* default to highest possible threshold */
1263         lpm_nyet_threshold = 0xf;
1264
1265         /* default to -3.5dB de-emphasis */
1266         tx_de_emphasis = 1;
1267
1268         /*
1269          * default to assert utmi_sleep_n and use maximum allowed HIRD
1270          * threshold value of 0b1100
1271          */
1272         hird_threshold = 12;
1273
1274         dwc->maximum_speed = usb_get_maximum_speed(dev);
1275         dwc->dr_mode = usb_get_dr_mode(dev);
1276         dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
1277
1278         dwc->sysdev_is_parent = device_property_read_bool(dev,
1279                                 "linux,sysdev_is_parent");
1280         if (dwc->sysdev_is_parent)
1281                 dwc->sysdev = dwc->dev->parent;
1282         else
1283                 dwc->sysdev = dwc->dev;
1284
1285         dwc->has_lpm_erratum = device_property_read_bool(dev,
1286                                 "snps,has-lpm-erratum");
1287         device_property_read_u8(dev, "snps,lpm-nyet-threshold",
1288                                 &lpm_nyet_threshold);
1289         dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
1290                                 "snps,is-utmi-l1-suspend");
1291         device_property_read_u8(dev, "snps,hird-threshold",
1292                                 &hird_threshold);
1293         dwc->dis_start_transfer_quirk = device_property_read_bool(dev,
1294                                 "snps,dis-start-transfer-quirk");
1295         dwc->usb3_lpm_capable = device_property_read_bool(dev,
1296                                 "snps,usb3_lpm_capable");
1297         dwc->usb2_lpm_disable = device_property_read_bool(dev,
1298                                 "snps,usb2-lpm-disable");
1299         device_property_read_u8(dev, "snps,rx-thr-num-pkt-prd",
1300                                 &rx_thr_num_pkt_prd);
1301         device_property_read_u8(dev, "snps,rx-max-burst-prd",
1302                                 &rx_max_burst_prd);
1303         device_property_read_u8(dev, "snps,tx-thr-num-pkt-prd",
1304                                 &tx_thr_num_pkt_prd);
1305         device_property_read_u8(dev, "snps,tx-max-burst-prd",
1306                                 &tx_max_burst_prd);
1307
1308         dwc->disable_scramble_quirk = device_property_read_bool(dev,
1309                                 "snps,disable_scramble_quirk");
1310         dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
1311                                 "snps,u2exit_lfps_quirk");
1312         dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
1313                                 "snps,u2ss_inp3_quirk");
1314         dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
1315                                 "snps,req_p1p2p3_quirk");
1316         dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
1317                                 "snps,del_p1p2p3_quirk");
1318         dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
1319                                 "snps,del_phy_power_chg_quirk");
1320         dwc->lfps_filter_quirk = device_property_read_bool(dev,
1321                                 "snps,lfps_filter_quirk");
1322         dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
1323                                 "snps,rx_detect_poll_quirk");
1324         dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
1325                                 "snps,dis_u3_susphy_quirk");
1326         dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
1327                                 "snps,dis_u2_susphy_quirk");
1328         dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1329                                 "snps,dis_enblslpm_quirk");
1330         dwc->dis_u1_entry_quirk = device_property_read_bool(dev,
1331                                 "snps,dis-u1-entry-quirk");
1332         dwc->dis_u2_entry_quirk = device_property_read_bool(dev,
1333                                 "snps,dis-u2-entry-quirk");
1334         dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1335                                 "snps,dis_rxdet_inp3_quirk");
1336         dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1337                                 "snps,dis-u2-freeclk-exists-quirk");
1338         dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1339                                 "snps,dis-del-phy-power-chg-quirk");
1340         dwc->dis_tx_ipgap_linecheck_quirk = device_property_read_bool(dev,
1341                                 "snps,dis-tx-ipgap-linecheck-quirk");
1342
1343         dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
1344                                 "snps,tx_de_emphasis_quirk");
1345         device_property_read_u8(dev, "snps,tx_de_emphasis",
1346                                 &tx_de_emphasis);
1347         device_property_read_string(dev, "snps,hsphy_interface",
1348                                     &dwc->hsphy_interface);
1349         device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
1350                                  &dwc->fladj);
1351
1352         dwc->dis_metastability_quirk = device_property_read_bool(dev,
1353                                 "snps,dis_metastability_quirk");
1354
1355         dwc->lpm_nyet_threshold = lpm_nyet_threshold;
1356         dwc->tx_de_emphasis = tx_de_emphasis;
1357
1358         dwc->hird_threshold = hird_threshold;
1359
1360         dwc->rx_thr_num_pkt_prd = rx_thr_num_pkt_prd;
1361         dwc->rx_max_burst_prd = rx_max_burst_prd;
1362
1363         dwc->tx_thr_num_pkt_prd = tx_thr_num_pkt_prd;
1364         dwc->tx_max_burst_prd = tx_max_burst_prd;
1365
1366         dwc->imod_interval = 0;
1367 }
1368
1369 /* check whether the core supports IMOD */
1370 bool dwc3_has_imod(struct dwc3 *dwc)
1371 {
1372         return ((dwc3_is_usb3(dwc) &&
1373                  dwc->revision >= DWC3_REVISION_300A) ||
1374                 (dwc3_is_usb31(dwc) &&
1375                  dwc->revision >= DWC3_USB31_REVISION_120A));
1376 }
1377
1378 static void dwc3_check_params(struct dwc3 *dwc)
1379 {
1380         struct device *dev = dwc->dev;
1381
1382         /* Check for proper value of imod_interval */
1383         if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
1384                 dev_warn(dwc->dev, "Interrupt moderation not supported\n");
1385                 dwc->imod_interval = 0;
1386         }
1387
1388         /*
1389          * Workaround for STAR 9000961433 which affects only version
1390          * 3.00a of the DWC_usb3 core. This prevents the controller
1391          * interrupt from being masked while handling events. IMOD
1392          * allows us to work around this issue. Enable it for the
1393          * affected version.
1394          */
1395         if (!dwc->imod_interval &&
1396             (dwc->revision == DWC3_REVISION_300A))
1397                 dwc->imod_interval = 1;
1398
1399         /* Check the maximum_speed parameter */
1400         switch (dwc->maximum_speed) {
1401         case USB_SPEED_LOW:
1402         case USB_SPEED_FULL:
1403         case USB_SPEED_HIGH:
1404         case USB_SPEED_SUPER:
1405         case USB_SPEED_SUPER_PLUS:
1406                 break;
1407         default:
1408                 dev_err(dev, "invalid maximum_speed parameter %d\n",
1409                         dwc->maximum_speed);
1410                 /* fall through */
1411         case USB_SPEED_UNKNOWN:
1412                 /* default to superspeed */
1413                 dwc->maximum_speed = USB_SPEED_SUPER;
1414
1415                 /*
1416                  * default to superspeed plus if we are capable.
1417                  */
1418                 if (dwc3_is_usb31(dwc) &&
1419                     (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1420                      DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1421                         dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1422
1423                 break;
1424         }
1425 }
1426
1427 static int dwc3_probe(struct platform_device *pdev)
1428 {
1429         struct device           *dev = &pdev->dev;
1430         struct resource         *res, dwc_res;
1431         struct dwc3             *dwc;
1432
1433         int                     ret;
1434
1435         void __iomem            *regs;
1436
1437         dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1438         if (!dwc)
1439                 return -ENOMEM;
1440
1441         dwc->clks = devm_kmemdup(dev, dwc3_core_clks, sizeof(dwc3_core_clks),
1442                                  GFP_KERNEL);
1443         if (!dwc->clks)
1444                 return -ENOMEM;
1445
1446         dwc->dev = dev;
1447
1448         res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1449         if (!res) {
1450                 dev_err(dev, "missing memory resource\n");
1451                 return -ENODEV;
1452         }
1453
1454         dwc->xhci_resources[0].start = res->start;
1455         dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1456                                         DWC3_XHCI_REGS_END;
1457         dwc->xhci_resources[0].flags = res->flags;
1458         dwc->xhci_resources[0].name = res->name;
1459
1460         /*
1461          * Request memory region but exclude xHCI regs,
1462          * since it will be requested by the xhci-plat driver.
1463          */
1464         dwc_res = *res;
1465         dwc_res.start += DWC3_GLOBALS_REGS_START;
1466
1467         regs = devm_ioremap_resource(dev, &dwc_res);
1468         if (IS_ERR(regs))
1469                 return PTR_ERR(regs);
1470
1471         dwc->regs       = regs;
1472         dwc->regs_size  = resource_size(&dwc_res);
1473
1474         dwc3_get_properties(dwc);
1475
1476         dwc->reset = devm_reset_control_get_optional_shared(dev, NULL);
1477         if (IS_ERR(dwc->reset))
1478                 return PTR_ERR(dwc->reset);
1479
1480         if (dev->of_node) {
1481                 dwc->num_clks = ARRAY_SIZE(dwc3_core_clks);
1482
1483                 ret = devm_clk_bulk_get(dev, dwc->num_clks, dwc->clks);
1484                 if (ret == -EPROBE_DEFER)
1485                         return ret;
1486                 /*
1487                  * Clocks are optional, but new DT platforms should support all
1488                  * clocks as required by the DT-binding.
1489                  */
1490                 if (ret)
1491                         dwc->num_clks = 0;
1492         }
1493
1494         ret = reset_control_deassert(dwc->reset);
1495         if (ret)
1496                 return ret;
1497
1498         ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1499         if (ret)
1500                 goto assert_reset;
1501
1502         if (!dwc3_core_is_valid(dwc)) {
1503                 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
1504                 ret = -ENODEV;
1505                 goto disable_clks;
1506         }
1507
1508         platform_set_drvdata(pdev, dwc);
1509         dwc3_cache_hwparams(dwc);
1510
1511         spin_lock_init(&dwc->lock);
1512
1513         pm_runtime_set_active(dev);
1514         pm_runtime_use_autosuspend(dev);
1515         pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
1516         pm_runtime_enable(dev);
1517         ret = pm_runtime_get_sync(dev);
1518         if (ret < 0)
1519                 goto err1;
1520
1521         pm_runtime_forbid(dev);
1522
1523         ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1524         if (ret) {
1525                 dev_err(dwc->dev, "failed to allocate event buffers\n");
1526                 ret = -ENOMEM;
1527                 goto err2;
1528         }
1529
1530         ret = dwc3_get_dr_mode(dwc);
1531         if (ret)
1532                 goto err3;
1533
1534         ret = dwc3_alloc_scratch_buffers(dwc);
1535         if (ret)
1536                 goto err3;
1537
1538         ret = dwc3_core_init(dwc);
1539         if (ret) {
1540                 if (ret != -EPROBE_DEFER)
1541                         dev_err(dev, "failed to initialize core: %d\n", ret);
1542                 goto err4;
1543         }
1544
1545         dwc3_check_params(dwc);
1546
1547         ret = dwc3_core_init_mode(dwc);
1548         if (ret)
1549                 goto err5;
1550
1551         dwc3_debugfs_init(dwc);
1552         pm_runtime_put(dev);
1553
1554         return 0;
1555
1556 err5:
1557         dwc3_event_buffers_cleanup(dwc);
1558         dwc3_ulpi_exit(dwc);
1559
1560 err4:
1561         dwc3_free_scratch_buffers(dwc);
1562
1563 err3:
1564         dwc3_free_event_buffers(dwc);
1565
1566 err2:
1567         pm_runtime_allow(&pdev->dev);
1568
1569 err1:
1570         pm_runtime_put_sync(&pdev->dev);
1571         pm_runtime_disable(&pdev->dev);
1572
1573 disable_clks:
1574         clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1575 assert_reset:
1576         reset_control_assert(dwc->reset);
1577
1578         return ret;
1579 }
1580
1581 static int dwc3_remove(struct platform_device *pdev)
1582 {
1583         struct dwc3     *dwc = platform_get_drvdata(pdev);
1584
1585         pm_runtime_get_sync(&pdev->dev);
1586
1587         dwc3_debugfs_exit(dwc);
1588         dwc3_core_exit_mode(dwc);
1589
1590         dwc3_core_exit(dwc);
1591         dwc3_ulpi_exit(dwc);
1592
1593         pm_runtime_put_sync(&pdev->dev);
1594         pm_runtime_allow(&pdev->dev);
1595         pm_runtime_disable(&pdev->dev);
1596
1597         dwc3_free_event_buffers(dwc);
1598         dwc3_free_scratch_buffers(dwc);
1599
1600         return 0;
1601 }
1602
1603 #ifdef CONFIG_PM
1604 static int dwc3_core_init_for_resume(struct dwc3 *dwc)
1605 {
1606         int ret;
1607
1608         ret = reset_control_deassert(dwc->reset);
1609         if (ret)
1610                 return ret;
1611
1612         ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1613         if (ret)
1614                 goto assert_reset;
1615
1616         ret = dwc3_core_init(dwc);
1617         if (ret)
1618                 goto disable_clks;
1619
1620         return 0;
1621
1622 disable_clks:
1623         clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1624 assert_reset:
1625         reset_control_assert(dwc->reset);
1626
1627         return ret;
1628 }
1629
1630 static int dwc3_suspend_common(struct dwc3 *dwc, pm_message_t msg)
1631 {
1632         unsigned long   flags;
1633         u32 reg;
1634
1635         switch (dwc->current_dr_role) {
1636         case DWC3_GCTL_PRTCAP_DEVICE:
1637                 spin_lock_irqsave(&dwc->lock, flags);
1638                 dwc3_gadget_suspend(dwc);
1639                 spin_unlock_irqrestore(&dwc->lock, flags);
1640                 synchronize_irq(dwc->irq_gadget);
1641                 dwc3_core_exit(dwc);
1642                 break;
1643         case DWC3_GCTL_PRTCAP_HOST:
1644                 if (!PMSG_IS_AUTO(msg)) {
1645                         dwc3_core_exit(dwc);
1646                         break;
1647                 }
1648
1649                 /* Let controller to suspend HSPHY before PHY driver suspends */
1650                 if (dwc->dis_u2_susphy_quirk ||
1651                     dwc->dis_enblslpm_quirk) {
1652                         reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1653                         reg |=  DWC3_GUSB2PHYCFG_ENBLSLPM |
1654                                 DWC3_GUSB2PHYCFG_SUSPHY;
1655                         dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1656
1657                         /* Give some time for USB2 PHY to suspend */
1658                         usleep_range(5000, 6000);
1659                 }
1660
1661                 phy_pm_runtime_put_sync(dwc->usb2_generic_phy);
1662                 phy_pm_runtime_put_sync(dwc->usb3_generic_phy);
1663                 break;
1664         case DWC3_GCTL_PRTCAP_OTG:
1665                 /* do nothing during runtime_suspend */
1666                 if (PMSG_IS_AUTO(msg))
1667                         break;
1668
1669                 if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1670                         spin_lock_irqsave(&dwc->lock, flags);
1671                         dwc3_gadget_suspend(dwc);
1672                         spin_unlock_irqrestore(&dwc->lock, flags);
1673                         synchronize_irq(dwc->irq_gadget);
1674                 }
1675
1676                 dwc3_otg_exit(dwc);
1677                 dwc3_core_exit(dwc);
1678                 break;
1679         default:
1680                 /* do nothing */
1681                 break;
1682         }
1683
1684         return 0;
1685 }
1686
1687 static int dwc3_resume_common(struct dwc3 *dwc, pm_message_t msg)
1688 {
1689         unsigned long   flags;
1690         int             ret;
1691         u32             reg;
1692
1693         switch (dwc->current_dr_role) {
1694         case DWC3_GCTL_PRTCAP_DEVICE:
1695                 ret = dwc3_core_init_for_resume(dwc);
1696                 if (ret)
1697                         return ret;
1698
1699                 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1700                 spin_lock_irqsave(&dwc->lock, flags);
1701                 dwc3_gadget_resume(dwc);
1702                 spin_unlock_irqrestore(&dwc->lock, flags);
1703                 break;
1704         case DWC3_GCTL_PRTCAP_HOST:
1705                 if (!PMSG_IS_AUTO(msg)) {
1706                         ret = dwc3_core_init_for_resume(dwc);
1707                         if (ret)
1708                                 return ret;
1709                         dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1710                         break;
1711                 }
1712                 /* Restore GUSB2PHYCFG bits that were modified in suspend */
1713                 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1714                 if (dwc->dis_u2_susphy_quirk)
1715                         reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1716
1717                 if (dwc->dis_enblslpm_quirk)
1718                         reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
1719
1720                 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1721
1722                 phy_pm_runtime_get_sync(dwc->usb2_generic_phy);
1723                 phy_pm_runtime_get_sync(dwc->usb3_generic_phy);
1724                 break;
1725         case DWC3_GCTL_PRTCAP_OTG:
1726                 /* nothing to do on runtime_resume */
1727                 if (PMSG_IS_AUTO(msg))
1728                         break;
1729
1730                 ret = dwc3_core_init(dwc);
1731                 if (ret)
1732                         return ret;
1733
1734                 dwc3_set_prtcap(dwc, dwc->current_dr_role);
1735
1736                 dwc3_otg_init(dwc);
1737                 if (dwc->current_otg_role == DWC3_OTG_ROLE_HOST) {
1738                         dwc3_otg_host_init(dwc);
1739                 } else if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1740                         spin_lock_irqsave(&dwc->lock, flags);
1741                         dwc3_gadget_resume(dwc);
1742                         spin_unlock_irqrestore(&dwc->lock, flags);
1743                 }
1744
1745                 break;
1746         default:
1747                 /* do nothing */
1748                 break;
1749         }
1750
1751         return 0;
1752 }
1753
1754 static int dwc3_runtime_checks(struct dwc3 *dwc)
1755 {
1756         switch (dwc->current_dr_role) {
1757         case DWC3_GCTL_PRTCAP_DEVICE:
1758                 if (dwc->connected)
1759                         return -EBUSY;
1760                 break;
1761         case DWC3_GCTL_PRTCAP_HOST:
1762         default:
1763                 /* do nothing */
1764                 break;
1765         }
1766
1767         return 0;
1768 }
1769
1770 static int dwc3_runtime_suspend(struct device *dev)
1771 {
1772         struct dwc3     *dwc = dev_get_drvdata(dev);
1773         int             ret;
1774
1775         if (dwc3_runtime_checks(dwc))
1776                 return -EBUSY;
1777
1778         ret = dwc3_suspend_common(dwc, PMSG_AUTO_SUSPEND);
1779         if (ret)
1780                 return ret;
1781
1782         device_init_wakeup(dev, true);
1783
1784         return 0;
1785 }
1786
1787 static int dwc3_runtime_resume(struct device *dev)
1788 {
1789         struct dwc3     *dwc = dev_get_drvdata(dev);
1790         int             ret;
1791
1792         device_init_wakeup(dev, false);
1793
1794         ret = dwc3_resume_common(dwc, PMSG_AUTO_RESUME);
1795         if (ret)
1796                 return ret;
1797
1798         switch (dwc->current_dr_role) {
1799         case DWC3_GCTL_PRTCAP_DEVICE:
1800                 dwc3_gadget_process_pending_events(dwc);
1801                 break;
1802         case DWC3_GCTL_PRTCAP_HOST:
1803         default:
1804                 /* do nothing */
1805                 break;
1806         }
1807
1808         pm_runtime_mark_last_busy(dev);
1809
1810         return 0;
1811 }
1812
1813 static int dwc3_runtime_idle(struct device *dev)
1814 {
1815         struct dwc3     *dwc = dev_get_drvdata(dev);
1816
1817         switch (dwc->current_dr_role) {
1818         case DWC3_GCTL_PRTCAP_DEVICE:
1819                 if (dwc3_runtime_checks(dwc))
1820                         return -EBUSY;
1821                 break;
1822         case DWC3_GCTL_PRTCAP_HOST:
1823         default:
1824                 /* do nothing */
1825                 break;
1826         }
1827
1828         pm_runtime_mark_last_busy(dev);
1829         pm_runtime_autosuspend(dev);
1830
1831         return 0;
1832 }
1833 #endif /* CONFIG_PM */
1834
1835 #ifdef CONFIG_PM_SLEEP
1836 static int dwc3_suspend(struct device *dev)
1837 {
1838         struct dwc3     *dwc = dev_get_drvdata(dev);
1839         int             ret;
1840
1841         ret = dwc3_suspend_common(dwc, PMSG_SUSPEND);
1842         if (ret)
1843                 return ret;
1844
1845         pinctrl_pm_select_sleep_state(dev);
1846
1847         return 0;
1848 }
1849
1850 static int dwc3_resume(struct device *dev)
1851 {
1852         struct dwc3     *dwc = dev_get_drvdata(dev);
1853         int             ret;
1854
1855         pinctrl_pm_select_default_state(dev);
1856
1857         ret = dwc3_resume_common(dwc, PMSG_RESUME);
1858         if (ret)
1859                 return ret;
1860
1861         pm_runtime_disable(dev);
1862         pm_runtime_set_active(dev);
1863         pm_runtime_enable(dev);
1864
1865         return 0;
1866 }
1867 #endif /* CONFIG_PM_SLEEP */
1868
1869 static const struct dev_pm_ops dwc3_dev_pm_ops = {
1870         SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1871         SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1872                         dwc3_runtime_idle)
1873 };
1874
1875 #ifdef CONFIG_OF
1876 static const struct of_device_id of_dwc3_match[] = {
1877         {
1878                 .compatible = "snps,dwc3"
1879         },
1880         {
1881                 .compatible = "synopsys,dwc3"
1882         },
1883         { },
1884 };
1885 MODULE_DEVICE_TABLE(of, of_dwc3_match);
1886 #endif
1887
1888 #ifdef CONFIG_ACPI
1889
1890 #define ACPI_ID_INTEL_BSW       "808622B7"
1891
1892 static const struct acpi_device_id dwc3_acpi_match[] = {
1893         { ACPI_ID_INTEL_BSW, 0 },
1894         { },
1895 };
1896 MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1897 #endif
1898
1899 static struct platform_driver dwc3_driver = {
1900         .probe          = dwc3_probe,
1901         .remove         = dwc3_remove,
1902         .driver         = {
1903                 .name   = "dwc3",
1904                 .of_match_table = of_match_ptr(of_dwc3_match),
1905                 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
1906                 .pm     = &dwc3_dev_pm_ops,
1907         },
1908 };
1909
1910 module_platform_driver(dwc3_driver);
1911
1912 MODULE_ALIAS("platform:dwc3");
1913 MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
1914 MODULE_LICENSE("GPL v2");
1915 MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");