1 // SPDX-License-Identifier: GPL-2.0-or-later
4 * hda_intel.c - Implementation of primary alsa driver code base
7 * Copyright(c) 2004 Intel Corporation. All rights reserved.
9 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
10 * PeiSen Hou <pshou@realtek.com.tw>
14 * Matt Jared matt.jared@intel.com
15 * Andy Kopp andy.kopp@intel.com
16 * Dan Kogan dan.d.kogan@intel.com
20 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
23 #include <linux/delay.h>
24 #include <linux/interrupt.h>
25 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/dma-mapping.h>
28 #include <linux/moduleparam.h>
29 #include <linux/init.h>
30 #include <linux/slab.h>
31 #include <linux/pci.h>
32 #include <linux/mutex.h>
34 #include <linux/pm_runtime.h>
35 #include <linux/clocksource.h>
36 #include <linux/time.h>
37 #include <linux/completion.h>
40 /* for snoop control */
41 #include <asm/pgtable.h>
42 #include <asm/set_memory.h>
43 #include <asm/cpufeature.h>
45 #include <sound/core.h>
46 #include <sound/initval.h>
47 #include <sound/hdaudio.h>
48 #include <sound/hda_i915.h>
49 #include <sound/intel-nhlt.h>
50 #include <linux/vgaarb.h>
51 #include <linux/vga_switcheroo.h>
52 #include <linux/firmware.h>
53 #include <sound/hda_codec.h>
54 #include "hda_controller.h"
55 #include "hda_intel.h"
57 #define CREATE_TRACE_POINTS
58 #include "hda_intel_trace.h"
60 /* position fix mode */
71 /* Defines for ATI HD Audio support in SB450 south bridge */
72 #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
73 #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
75 /* Defines for Nvidia HDA support */
76 #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
77 #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
78 #define NVIDIA_HDA_ISTRM_COH 0x4d
79 #define NVIDIA_HDA_OSTRM_COH 0x4c
80 #define NVIDIA_HDA_ENABLE_COHBIT 0x01
82 /* Defines for Intel SCH HDA snoop control */
83 #define INTEL_HDA_CGCTL 0x48
84 #define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
85 #define INTEL_SCH_HDA_DEVC 0x78
86 #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
88 /* Define VIA HD Audio Device ID*/
89 #define VIA_HDAC_DEVICE_ID 0x3288
91 /* max number of SDs */
92 /* ICH, ATI and VIA have 4 playback and 4 capture */
93 #define ICH6_NUM_CAPTURE 4
94 #define ICH6_NUM_PLAYBACK 4
96 /* ULI has 6 playback and 5 capture */
97 #define ULI_NUM_CAPTURE 5
98 #define ULI_NUM_PLAYBACK 6
100 /* ATI HDMI may have up to 8 playbacks and 0 capture */
101 #define ATIHDMI_NUM_CAPTURE 0
102 #define ATIHDMI_NUM_PLAYBACK 8
104 /* TERA has 4 playback and 3 capture */
105 #define TERA_NUM_CAPTURE 3
106 #define TERA_NUM_PLAYBACK 4
109 static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
110 static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
111 static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
112 static char *model[SNDRV_CARDS];
113 static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
114 static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115 static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
116 static int probe_only[SNDRV_CARDS];
117 static int jackpoll_ms[SNDRV_CARDS];
118 static int single_cmd = -1;
119 static int enable_msi = -1;
120 #ifdef CONFIG_SND_HDA_PATCH_LOADER
121 static char *patch[SNDRV_CARDS];
123 #ifdef CONFIG_SND_HDA_INPUT_BEEP
124 static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
125 CONFIG_SND_HDA_INPUT_BEEP_MODE};
127 static bool dmic_detect = IS_ENABLED(CONFIG_SND_HDA_INTEL_DETECT_DMIC);
129 module_param_array(index, int, NULL, 0444);
130 MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
131 module_param_array(id, charp, NULL, 0444);
132 MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
133 module_param_array(enable, bool, NULL, 0444);
134 MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
135 module_param_array(model, charp, NULL, 0444);
136 MODULE_PARM_DESC(model, "Use the given board model.");
137 module_param_array(position_fix, int, NULL, 0444);
138 MODULE_PARM_DESC(position_fix, "DMA pointer read method."
139 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+, 6 = FIFO).");
140 module_param_array(bdl_pos_adj, int, NULL, 0644);
141 MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
142 module_param_array(probe_mask, int, NULL, 0444);
143 MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
144 module_param_array(probe_only, int, NULL, 0444);
145 MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
146 module_param_array(jackpoll_ms, int, NULL, 0444);
147 MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
148 module_param(single_cmd, bint, 0444);
149 MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
150 "(for debugging only).");
151 module_param(enable_msi, bint, 0444);
152 MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
153 #ifdef CONFIG_SND_HDA_PATCH_LOADER
154 module_param_array(patch, charp, NULL, 0444);
155 MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
157 #ifdef CONFIG_SND_HDA_INPUT_BEEP
158 module_param_array(beep_mode, bool, NULL, 0444);
159 MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
160 "(0=off, 1=on) (default=1).");
162 module_param(dmic_detect, bool, 0444);
163 MODULE_PARM_DESC(dmic_detect, "DMIC detect on SKL+ platforms");
166 static int param_set_xint(const char *val, const struct kernel_param *kp);
167 static const struct kernel_param_ops param_ops_xint = {
168 .set = param_set_xint,
169 .get = param_get_int,
171 #define param_check_xint param_check_int
173 static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
174 module_param(power_save, xint, 0644);
175 MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
176 "(in second, 0 = disable).");
178 static bool pm_blacklist = true;
179 module_param(pm_blacklist, bool, 0644);
180 MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");
182 /* reset the HD-audio controller in power save mode.
183 * this may give more power-saving, but will take longer time to
186 static bool power_save_controller = 1;
187 module_param(power_save_controller, bool, 0644);
188 MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
191 #endif /* CONFIG_PM */
193 static int align_buffer_size = -1;
194 module_param(align_buffer_size, bint, 0644);
195 MODULE_PARM_DESC(align_buffer_size,
196 "Force buffer and period sizes to be multiple of 128 bytes.");
199 static int hda_snoop = -1;
200 module_param_named(snoop, hda_snoop, bint, 0444);
201 MODULE_PARM_DESC(snoop, "Enable/disable snooping");
203 #define hda_snoop true
207 MODULE_LICENSE("GPL");
208 MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
242 MODULE_DESCRIPTION("Intel HDA driver");
244 #if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
245 #if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
246 #define SUPPORT_VGA_SWITCHEROO
263 AZX_DRIVER_ATIHDMI_NS,
274 AZX_NUM_DRIVERS, /* keep this as last entry */
277 #define azx_get_snoop_type(chip) \
278 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
279 #define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
281 /* quirks for old Intel chipsets */
282 #define AZX_DCAPS_INTEL_ICH \
283 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
285 /* quirks for Intel PCH */
286 #define AZX_DCAPS_INTEL_PCH_BASE \
287 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
288 AZX_DCAPS_SNOOP_TYPE(SCH))
290 /* PCH up to IVB; no runtime PM; bind with i915 gfx */
291 #define AZX_DCAPS_INTEL_PCH_NOPM \
292 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
294 /* PCH for HSW/BDW; with runtime PM */
295 /* no i915 binding for this as HSW/BDW has another controller for HDMI */
296 #define AZX_DCAPS_INTEL_PCH \
297 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
300 #define AZX_DCAPS_INTEL_HASWELL \
301 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
302 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
303 AZX_DCAPS_SNOOP_TYPE(SCH))
305 /* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
306 #define AZX_DCAPS_INTEL_BROADWELL \
307 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
308 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
309 AZX_DCAPS_SNOOP_TYPE(SCH))
311 #define AZX_DCAPS_INTEL_BAYTRAIL \
312 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
314 #define AZX_DCAPS_INTEL_BRASWELL \
315 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
316 AZX_DCAPS_I915_COMPONENT)
318 #define AZX_DCAPS_INTEL_SKYLAKE \
319 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
320 AZX_DCAPS_SYNC_WRITE |\
321 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
323 #define AZX_DCAPS_INTEL_BROXTON AZX_DCAPS_INTEL_SKYLAKE
325 /* quirks for ATI SB / AMD Hudson */
326 #define AZX_DCAPS_PRESET_ATI_SB \
327 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
328 AZX_DCAPS_SNOOP_TYPE(ATI))
330 /* quirks for ATI/AMD HDMI */
331 #define AZX_DCAPS_PRESET_ATI_HDMI \
332 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
335 /* quirks for ATI HDMI with snoop off */
336 #define AZX_DCAPS_PRESET_ATI_HDMI_NS \
337 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
339 /* quirks for AMD SB */
340 #define AZX_DCAPS_PRESET_AMD_SB \
341 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_AMD_WORKAROUND |\
342 AZX_DCAPS_SNOOP_TYPE(ATI) | AZX_DCAPS_PM_RUNTIME)
344 /* quirks for Nvidia */
345 #define AZX_DCAPS_PRESET_NVIDIA \
346 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
347 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
349 #define AZX_DCAPS_PRESET_CTHDA \
350 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
351 AZX_DCAPS_NO_64BIT |\
352 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
355 * vga_switcheroo support
357 #ifdef SUPPORT_VGA_SWITCHEROO
358 #define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
359 #define needs_eld_notify_link(chip) ((chip)->bus.keep_power)
361 #define use_vga_switcheroo(chip) 0
362 #define needs_eld_notify_link(chip) false
365 #define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
366 ((pci)->device == 0x0c0c) || \
367 ((pci)->device == 0x0d0c) || \
368 ((pci)->device == 0x160c))
370 #define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
371 #define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
372 #define IS_CNL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9dc8)
374 static char *driver_short_names[] = {
375 [AZX_DRIVER_ICH] = "HDA Intel",
376 [AZX_DRIVER_PCH] = "HDA Intel PCH",
377 [AZX_DRIVER_SCH] = "HDA Intel MID",
378 [AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
379 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
380 [AZX_DRIVER_ATI] = "HDA ATI SB",
381 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
382 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
383 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
384 [AZX_DRIVER_SIS] = "HDA SIS966",
385 [AZX_DRIVER_ULI] = "HDA ULI M5461",
386 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
387 [AZX_DRIVER_TERA] = "HDA Teradici",
388 [AZX_DRIVER_CTX] = "HDA Creative",
389 [AZX_DRIVER_CTHDA] = "HDA Creative",
390 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
391 [AZX_DRIVER_ZHAOXIN] = "HDA Zhaoxin",
392 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
395 static int azx_acquire_irq(struct azx *chip, int do_disconnect);
396 static void set_default_power_save(struct azx *chip);
399 * initialize the PCI registers
401 /* update bits in a PCI register byte */
402 static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
403 unsigned char mask, unsigned char val)
407 pci_read_config_byte(pci, reg, &data);
409 data |= (val & mask);
410 pci_write_config_byte(pci, reg, data);
413 static void azx_init_pci(struct azx *chip)
415 int snoop_type = azx_get_snoop_type(chip);
417 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
418 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
419 * Ensuring these bits are 0 clears playback static on some HD Audio
421 * The PCI register TCSEL is defined in the Intel manuals.
423 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
424 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
425 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
428 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
429 * we need to enable snoop.
431 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
432 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
434 update_pci_byte(chip->pci,
435 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
436 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
439 /* For NVIDIA HDA, enable snoop */
440 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
441 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
443 update_pci_byte(chip->pci,
444 NVIDIA_HDA_TRANSREG_ADDR,
445 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
446 update_pci_byte(chip->pci,
447 NVIDIA_HDA_ISTRM_COH,
448 0x01, NVIDIA_HDA_ENABLE_COHBIT);
449 update_pci_byte(chip->pci,
450 NVIDIA_HDA_OSTRM_COH,
451 0x01, NVIDIA_HDA_ENABLE_COHBIT);
454 /* Enable SCH/PCH snoop if needed */
455 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
456 unsigned short snoop;
457 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
458 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
459 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
460 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
461 if (!azx_snoop(chip))
462 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
463 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
464 pci_read_config_word(chip->pci,
465 INTEL_SCH_HDA_DEVC, &snoop);
467 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
468 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
469 "Disabled" : "Enabled");
474 * In BXT-P A0, HD-Audio DMA requests is later than expected,
475 * and makes an audio stream sensitive to system latencies when
476 * 24/32 bits are playing.
477 * Adjusting threshold of DMA fifo to force the DMA request
478 * sooner to improve latency tolerance at the expense of power.
480 static void bxt_reduce_dma_latency(struct azx *chip)
484 val = azx_readl(chip, VS_EM4L);
486 azx_writel(chip, VS_EM4L, val);
491 * bit 0: 6 MHz Supported
492 * bit 1: 12 MHz Supported
493 * bit 2: 24 MHz Supported
494 * bit 3: 48 MHz Supported
495 * bit 4: 96 MHz Supported
496 * bit 5: 192 MHz Supported
498 static int intel_get_lctl_scf(struct azx *chip)
500 struct hdac_bus *bus = azx_bus(chip);
501 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
505 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
507 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
508 t = preferred_bits[i];
513 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
517 static int intel_ml_lctl_set_power(struct azx *chip, int state)
519 struct hdac_bus *bus = azx_bus(chip);
524 * the codecs are sharing the first link setting by default
525 * If other links are enabled for stream, they need similar fix
527 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
528 val &= ~AZX_MLCTL_SPA;
529 val |= state << AZX_MLCTL_SPA_SHIFT;
530 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
534 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
535 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
544 static void intel_init_lctl(struct azx *chip)
546 struct hdac_bus *bus = azx_bus(chip);
550 /* 0. check lctl register value is correct or not */
551 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
552 /* if SCF is already set, let's use it */
553 if ((val & ML_LCTL_SCF_MASK) != 0)
557 * Before operating on SPA, CPA must match SPA.
558 * Any deviation may result in undefined behavior.
560 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
561 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
564 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
565 ret = intel_ml_lctl_set_power(chip, 0);
570 /* 2. update SCF to select a properly audio clock*/
571 val &= ~ML_LCTL_SCF_MASK;
572 val |= intel_get_lctl_scf(chip);
573 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
576 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
577 intel_ml_lctl_set_power(chip, 1);
581 static void hda_intel_init_chip(struct azx *chip, bool full_reset)
583 struct hdac_bus *bus = azx_bus(chip);
584 struct pci_dev *pci = chip->pci;
587 snd_hdac_set_codec_wakeup(bus, true);
588 if (chip->driver_type == AZX_DRIVER_SKL) {
589 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
590 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
591 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
593 azx_init_chip(chip, full_reset);
594 if (chip->driver_type == AZX_DRIVER_SKL) {
595 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
596 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
597 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
600 snd_hdac_set_codec_wakeup(bus, false);
602 /* reduce dma latency to avoid noise */
604 bxt_reduce_dma_latency(chip);
606 if (bus->mlcap != NULL)
607 intel_init_lctl(chip);
610 /* calculate runtime delay from LPIB */
611 static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
614 struct snd_pcm_substream *substream = azx_dev->core.substream;
615 int stream = substream->stream;
616 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
619 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
620 delay = pos - lpib_pos;
622 delay = lpib_pos - pos;
624 if (delay >= azx_dev->core.delay_negative_threshold)
627 delay += azx_dev->core.bufsize;
630 if (delay >= azx_dev->core.period_bytes) {
631 dev_info(chip->card->dev,
632 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
633 delay, azx_dev->core.period_bytes);
635 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
636 chip->get_delay[stream] = NULL;
639 return bytes_to_frames(substream->runtime, delay);
642 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
644 /* called from IRQ */
645 static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
647 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
650 ok = azx_position_ok(chip, azx_dev);
652 azx_dev->irq_pending = 0;
654 } else if (ok == 0) {
655 /* bogus IRQ, process it later */
656 azx_dev->irq_pending = 1;
657 schedule_work(&hda->irq_pending_work);
662 #define display_power(chip, enable) \
663 snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
666 * Check whether the current DMA position is acceptable for updating
667 * periods. Returns non-zero if it's OK.
669 * Many HD-audio controllers appear pretty inaccurate about
670 * the update-IRQ timing. The IRQ is issued before actually the
671 * data is processed. So, we need to process it afterwords in a
674 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
676 struct snd_pcm_substream *substream = azx_dev->core.substream;
677 int stream = substream->stream;
681 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
682 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
683 return -1; /* bogus (too early) interrupt */
685 if (chip->get_position[stream])
686 pos = chip->get_position[stream](chip, azx_dev);
687 else { /* use the position buffer as default */
688 pos = azx_get_pos_posbuf(chip, azx_dev);
689 if (!pos || pos == (u32)-1) {
690 dev_info(chip->card->dev,
691 "Invalid position buffer, using LPIB read method instead.\n");
692 chip->get_position[stream] = azx_get_pos_lpib;
693 if (chip->get_position[0] == azx_get_pos_lpib &&
694 chip->get_position[1] == azx_get_pos_lpib)
695 azx_bus(chip)->use_posbuf = false;
696 pos = azx_get_pos_lpib(chip, azx_dev);
697 chip->get_delay[stream] = NULL;
699 chip->get_position[stream] = azx_get_pos_posbuf;
700 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
701 chip->get_delay[stream] = azx_get_delay_from_lpib;
705 if (pos >= azx_dev->core.bufsize)
708 if (WARN_ONCE(!azx_dev->core.period_bytes,
709 "hda-intel: zero azx_dev->period_bytes"))
710 return -1; /* this shouldn't happen! */
711 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
712 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
713 /* NG - it's below the first next period boundary */
714 return chip->bdl_pos_adj ? 0 : -1;
715 azx_dev->core.start_wallclk += wallclk;
716 return 1; /* OK, it's fine */
720 * The work for pending PCM period updates.
722 static void azx_irq_pending_work(struct work_struct *work)
724 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
725 struct azx *chip = &hda->chip;
726 struct hdac_bus *bus = azx_bus(chip);
727 struct hdac_stream *s;
730 if (!hda->irq_pending_warned) {
731 dev_info(chip->card->dev,
732 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
734 hda->irq_pending_warned = 1;
739 spin_lock_irq(&bus->reg_lock);
740 list_for_each_entry(s, &bus->stream_list, list) {
741 struct azx_dev *azx_dev = stream_to_azx_dev(s);
742 if (!azx_dev->irq_pending ||
746 ok = azx_position_ok(chip, azx_dev);
748 azx_dev->irq_pending = 0;
749 spin_unlock(&bus->reg_lock);
750 snd_pcm_period_elapsed(s->substream);
751 spin_lock(&bus->reg_lock);
753 pending = 0; /* too early */
757 spin_unlock_irq(&bus->reg_lock);
764 /* clear irq_pending flags and assure no on-going workq */
765 static void azx_clear_irq_pending(struct azx *chip)
767 struct hdac_bus *bus = azx_bus(chip);
768 struct hdac_stream *s;
770 spin_lock_irq(&bus->reg_lock);
771 list_for_each_entry(s, &bus->stream_list, list) {
772 struct azx_dev *azx_dev = stream_to_azx_dev(s);
773 azx_dev->irq_pending = 0;
775 spin_unlock_irq(&bus->reg_lock);
778 static int azx_acquire_irq(struct azx *chip, int do_disconnect)
780 struct hdac_bus *bus = azx_bus(chip);
782 if (request_irq(chip->pci->irq, azx_interrupt,
783 chip->msi ? 0 : IRQF_SHARED,
784 chip->card->irq_descr, chip)) {
785 dev_err(chip->card->dev,
786 "unable to grab IRQ %d, disabling device\n",
789 snd_card_disconnect(chip->card);
792 bus->irq = chip->pci->irq;
793 pci_intx(chip->pci, !chip->msi);
797 /* get the current DMA position with correction on VIA chips */
798 static unsigned int azx_via_get_position(struct azx *chip,
799 struct azx_dev *azx_dev)
801 unsigned int link_pos, mini_pos, bound_pos;
802 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
803 unsigned int fifo_size;
805 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
806 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
807 /* Playback, no problem using link position */
813 * use mod to get the DMA position just like old chipset
815 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
816 mod_dma_pos %= azx_dev->core.period_bytes;
818 fifo_size = azx_stream(azx_dev)->fifo_size - 1;
820 if (azx_dev->insufficient) {
821 /* Link position never gather than FIFO size */
822 if (link_pos <= fifo_size)
825 azx_dev->insufficient = 0;
828 if (link_pos <= fifo_size)
829 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
831 mini_pos = link_pos - fifo_size;
833 /* Find nearest previous boudary */
834 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
835 mod_link_pos = link_pos % azx_dev->core.period_bytes;
836 if (mod_link_pos >= fifo_size)
837 bound_pos = link_pos - mod_link_pos;
838 else if (mod_dma_pos >= mod_mini_pos)
839 bound_pos = mini_pos - mod_mini_pos;
841 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
842 if (bound_pos >= azx_dev->core.bufsize)
846 /* Calculate real DMA position we want */
847 return bound_pos + mod_dma_pos;
850 #define AMD_FIFO_SIZE 32
852 /* get the current DMA position with FIFO size correction */
853 static unsigned int azx_get_pos_fifo(struct azx *chip, struct azx_dev *azx_dev)
855 struct snd_pcm_substream *substream = azx_dev->core.substream;
856 struct snd_pcm_runtime *runtime = substream->runtime;
857 unsigned int pos, delay;
859 pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
863 runtime->delay = AMD_FIFO_SIZE;
864 delay = frames_to_bytes(runtime, AMD_FIFO_SIZE);
865 if (azx_dev->insufficient) {
868 runtime->delay = bytes_to_frames(runtime, pos);
870 azx_dev->insufficient = 0;
874 /* correct the DMA position for capture stream */
875 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
877 pos += azx_dev->core.bufsize;
884 static int azx_get_delay_from_fifo(struct azx *chip, struct azx_dev *azx_dev,
887 struct snd_pcm_substream *substream = azx_dev->core.substream;
889 /* just read back the calculated value in the above */
890 return substream->runtime->delay;
893 static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
894 struct azx_dev *azx_dev)
896 return _snd_hdac_chip_readl(azx_bus(chip),
897 AZX_REG_VS_SDXDPIB_XBASE +
898 (AZX_REG_VS_SDXDPIB_XINTERVAL *
899 azx_dev->core.index));
902 /* get the current DMA position with correction on SKL+ chips */
903 static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
905 /* DPIB register gives a more accurate position for playback */
906 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
907 return azx_skl_get_dpib_pos(chip, azx_dev);
909 /* For capture, we need to read posbuf, but it requires a delay
910 * for the possible boundary overlap; the read of DPIB fetches the
914 azx_skl_get_dpib_pos(chip, azx_dev);
915 return azx_get_pos_posbuf(chip, azx_dev);
919 static DEFINE_MUTEX(card_list_lock);
920 static LIST_HEAD(card_list);
922 static void azx_add_card_list(struct azx *chip)
924 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
925 mutex_lock(&card_list_lock);
926 list_add(&hda->list, &card_list);
927 mutex_unlock(&card_list_lock);
930 static void azx_del_card_list(struct azx *chip)
932 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
933 mutex_lock(&card_list_lock);
934 list_del_init(&hda->list);
935 mutex_unlock(&card_list_lock);
938 /* trigger power-save check at writing parameter */
939 static int param_set_xint(const char *val, const struct kernel_param *kp)
941 struct hda_intel *hda;
943 int prev = power_save;
944 int ret = param_set_int(val, kp);
946 if (ret || prev == power_save)
949 mutex_lock(&card_list_lock);
950 list_for_each_entry(hda, &card_list, list) {
952 if (!hda->probe_continued || chip->disabled)
954 snd_hda_set_power_save(&chip->bus, power_save * 1000);
956 mutex_unlock(&card_list_lock);
963 static bool azx_is_pm_ready(struct snd_card *card)
966 struct hda_intel *hda;
970 chip = card->private_data;
971 hda = container_of(chip, struct hda_intel, chip);
972 if (chip->disabled || hda->init_failed || !chip->running)
977 static void __azx_runtime_suspend(struct azx *chip)
980 azx_enter_link_reset(chip);
981 azx_clear_irq_pending(chip);
982 display_power(chip, false);
985 static void __azx_runtime_resume(struct azx *chip, bool from_rt)
987 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
988 struct hdac_bus *bus = azx_bus(chip);
989 struct hda_codec *codec;
992 display_power(chip, true);
993 if (hda->need_i915_power)
994 snd_hdac_i915_set_bclk(bus);
996 /* Read STATESTS before controller reset */
997 status = azx_readw(chip, STATESTS);
1000 hda_intel_init_chip(chip, true);
1002 if (status && from_rt) {
1003 list_for_each_codec(codec, &chip->bus)
1004 if (status & (1 << codec->addr))
1005 schedule_delayed_work(&codec->jackpoll_work,
1006 codec->jackpoll_interval);
1009 /* power down again for link-controlled chips */
1010 if (!hda->need_i915_power)
1011 display_power(chip, false);
1014 #ifdef CONFIG_PM_SLEEP
1015 static int azx_suspend(struct device *dev)
1017 struct snd_card *card = dev_get_drvdata(dev);
1019 struct hdac_bus *bus;
1021 if (!azx_is_pm_ready(card))
1024 chip = card->private_data;
1025 bus = azx_bus(chip);
1026 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1027 __azx_runtime_suspend(chip);
1028 if (bus->irq >= 0) {
1029 free_irq(bus->irq, chip);
1034 pci_disable_msi(chip->pci);
1036 trace_azx_suspend(chip);
1040 static int azx_resume(struct device *dev)
1042 struct snd_card *card = dev_get_drvdata(dev);
1045 if (!azx_is_pm_ready(card))
1048 chip = card->private_data;
1050 if (pci_enable_msi(chip->pci) < 0)
1052 if (azx_acquire_irq(chip, 1) < 0)
1054 __azx_runtime_resume(chip, false);
1055 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1057 trace_azx_resume(chip);
1061 /* put codec down to D3 at hibernation for Intel SKL+;
1062 * otherwise BIOS may still access the codec and screw up the driver
1064 static int azx_freeze_noirq(struct device *dev)
1066 struct snd_card *card = dev_get_drvdata(dev);
1067 struct azx *chip = card->private_data;
1068 struct pci_dev *pci = to_pci_dev(dev);
1070 if (chip->driver_type == AZX_DRIVER_SKL)
1071 pci_set_power_state(pci, PCI_D3hot);
1076 static int azx_thaw_noirq(struct device *dev)
1078 struct snd_card *card = dev_get_drvdata(dev);
1079 struct azx *chip = card->private_data;
1080 struct pci_dev *pci = to_pci_dev(dev);
1082 if (chip->driver_type == AZX_DRIVER_SKL)
1083 pci_set_power_state(pci, PCI_D0);
1087 #endif /* CONFIG_PM_SLEEP */
1089 static int azx_runtime_suspend(struct device *dev)
1091 struct snd_card *card = dev_get_drvdata(dev);
1094 if (!azx_is_pm_ready(card))
1096 chip = card->private_data;
1097 if (!azx_has_pm_runtime(chip))
1100 /* enable controller wake up event */
1101 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1104 __azx_runtime_suspend(chip);
1105 trace_azx_runtime_suspend(chip);
1109 static int azx_runtime_resume(struct device *dev)
1111 struct snd_card *card = dev_get_drvdata(dev);
1114 if (!azx_is_pm_ready(card))
1116 chip = card->private_data;
1117 if (!azx_has_pm_runtime(chip))
1119 __azx_runtime_resume(chip, true);
1121 /* disable controller Wake Up event*/
1122 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1123 ~STATESTS_INT_MASK);
1125 trace_azx_runtime_resume(chip);
1129 static int azx_runtime_idle(struct device *dev)
1131 struct snd_card *card = dev_get_drvdata(dev);
1133 struct hda_intel *hda;
1138 chip = card->private_data;
1139 hda = container_of(chip, struct hda_intel, chip);
1140 if (chip->disabled || hda->init_failed)
1143 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1144 azx_bus(chip)->codec_powered || !chip->running)
1147 /* ELD notification gets broken when HD-audio bus is off */
1148 if (needs_eld_notify_link(chip))
1154 static const struct dev_pm_ops azx_pm = {
1155 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1156 #ifdef CONFIG_PM_SLEEP
1157 .freeze_noirq = azx_freeze_noirq,
1158 .thaw_noirq = azx_thaw_noirq,
1160 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1163 #define AZX_PM_OPS &azx_pm
1165 #define azx_add_card_list(chip) /* NOP */
1166 #define azx_del_card_list(chip) /* NOP */
1167 #define AZX_PM_OPS NULL
1168 #endif /* CONFIG_PM */
1171 static int azx_probe_continue(struct azx *chip);
1173 #ifdef SUPPORT_VGA_SWITCHEROO
1174 static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1176 static void azx_vs_set_state(struct pci_dev *pci,
1177 enum vga_switcheroo_state state)
1179 struct snd_card *card = pci_get_drvdata(pci);
1180 struct azx *chip = card->private_data;
1181 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1182 struct hda_codec *codec;
1185 wait_for_completion(&hda->probe_wait);
1186 if (hda->init_failed)
1189 disabled = (state == VGA_SWITCHEROO_OFF);
1190 if (chip->disabled == disabled)
1193 if (!hda->probe_continued) {
1194 chip->disabled = disabled;
1196 dev_info(chip->card->dev,
1197 "Start delayed initialization\n");
1198 if (azx_probe_continue(chip) < 0) {
1199 dev_err(chip->card->dev, "initialization error\n");
1200 hda->init_failed = true;
1204 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1205 disabled ? "Disabling" : "Enabling");
1207 list_for_each_codec(codec, &chip->bus) {
1208 pm_runtime_suspend(hda_codec_dev(codec));
1209 pm_runtime_disable(hda_codec_dev(codec));
1211 pm_runtime_suspend(card->dev);
1212 pm_runtime_disable(card->dev);
1213 /* when we get suspended by vga_switcheroo we end up in D3cold,
1214 * however we have no ACPI handle, so pci/acpi can't put us there,
1215 * put ourselves there */
1216 pci->current_state = PCI_D3cold;
1217 chip->disabled = true;
1218 if (snd_hda_lock_devices(&chip->bus))
1219 dev_warn(chip->card->dev,
1220 "Cannot lock devices!\n");
1222 snd_hda_unlock_devices(&chip->bus);
1223 chip->disabled = false;
1224 pm_runtime_enable(card->dev);
1225 list_for_each_codec(codec, &chip->bus) {
1226 pm_runtime_enable(hda_codec_dev(codec));
1227 pm_runtime_resume(hda_codec_dev(codec));
1233 static bool azx_vs_can_switch(struct pci_dev *pci)
1235 struct snd_card *card = pci_get_drvdata(pci);
1236 struct azx *chip = card->private_data;
1237 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1239 wait_for_completion(&hda->probe_wait);
1240 if (hda->init_failed)
1242 if (chip->disabled || !hda->probe_continued)
1244 if (snd_hda_lock_devices(&chip->bus))
1246 snd_hda_unlock_devices(&chip->bus);
1251 * The discrete GPU cannot power down unless the HDA controller runtime
1252 * suspends, so activate runtime PM on codecs even if power_save == 0.
1254 static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
1256 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1257 struct hda_codec *codec;
1259 if (hda->use_vga_switcheroo && !needs_eld_notify_link(chip)) {
1260 list_for_each_codec(codec, &chip->bus)
1261 codec->auto_runtime_pm = 1;
1262 /* reset the power save setup */
1264 set_default_power_save(chip);
1268 static void azx_vs_gpu_bound(struct pci_dev *pci,
1269 enum vga_switcheroo_client_id client_id)
1271 struct snd_card *card = pci_get_drvdata(pci);
1272 struct azx *chip = card->private_data;
1274 if (client_id == VGA_SWITCHEROO_DIS)
1275 chip->bus.keep_power = 0;
1276 setup_vga_switcheroo_runtime_pm(chip);
1279 static void init_vga_switcheroo(struct azx *chip)
1281 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1282 struct pci_dev *p = get_bound_vga(chip->pci);
1284 dev_info(chip->card->dev,
1285 "Handle vga_switcheroo audio client\n");
1286 hda->use_vga_switcheroo = 1;
1287 chip->bus.keep_power = 1; /* cleared in either gpu_bound op or codec probe */
1288 chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1293 static const struct vga_switcheroo_client_ops azx_vs_ops = {
1294 .set_gpu_state = azx_vs_set_state,
1295 .can_switch = azx_vs_can_switch,
1296 .gpu_bound = azx_vs_gpu_bound,
1299 static int register_vga_switcheroo(struct azx *chip)
1301 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1305 if (!hda->use_vga_switcheroo)
1308 p = get_bound_vga(chip->pci);
1309 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
1314 hda->vga_switcheroo_registered = 1;
1319 #define init_vga_switcheroo(chip) /* NOP */
1320 #define register_vga_switcheroo(chip) 0
1321 #define check_hdmi_disabled(pci) false
1322 #define setup_vga_switcheroo_runtime_pm(chip) /* NOP */
1323 #endif /* SUPPORT_VGA_SWITCHER */
1328 static int azx_free(struct azx *chip)
1330 struct pci_dev *pci = chip->pci;
1331 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1332 struct hdac_bus *bus = azx_bus(chip);
1334 if (azx_has_pm_runtime(chip) && chip->running)
1335 pm_runtime_get_noresume(&pci->dev);
1338 azx_del_card_list(chip);
1340 hda->init_failed = 1; /* to be sure */
1341 complete_all(&hda->probe_wait);
1343 if (use_vga_switcheroo(hda)) {
1344 if (chip->disabled && hda->probe_continued)
1345 snd_hda_unlock_devices(&chip->bus);
1346 if (hda->vga_switcheroo_registered)
1347 vga_switcheroo_unregister_client(chip->pci);
1350 if (bus->chip_init) {
1351 azx_stop_chip(chip);
1352 azx_clear_irq_pending(chip);
1353 azx_stop_all_streams(chip);
1357 free_irq(bus->irq, (void*)chip);
1359 pci_disable_msi(chip->pci);
1360 iounmap(bus->remap_addr);
1362 azx_free_stream_pages(chip);
1363 azx_free_streams(chip);
1364 snd_hdac_bus_exit(bus);
1366 if (chip->region_requested)
1367 pci_release_regions(chip->pci);
1369 pci_disable_device(chip->pci);
1370 #ifdef CONFIG_SND_HDA_PATCH_LOADER
1371 release_firmware(chip->fw);
1373 display_power(chip, false);
1375 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1376 snd_hdac_i915_exit(bus);
1382 static int azx_dev_disconnect(struct snd_device *device)
1384 struct azx *chip = device->device_data;
1386 chip->bus.shutdown = 1;
1390 static int azx_dev_free(struct snd_device *device)
1392 return azx_free(device->device_data);
1395 #ifdef SUPPORT_VGA_SWITCHEROO
1397 * Check of disabled HDMI controller by vga_switcheroo
1399 static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1403 /* check only discrete GPU */
1404 switch (pci->vendor) {
1405 case PCI_VENDOR_ID_ATI:
1406 case PCI_VENDOR_ID_AMD:
1407 case PCI_VENDOR_ID_NVIDIA:
1408 if (pci->devfn == 1) {
1409 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1410 pci->bus->number, 0);
1412 if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1422 static bool check_hdmi_disabled(struct pci_dev *pci)
1424 bool vga_inactive = false;
1425 struct pci_dev *p = get_bound_vga(pci);
1428 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1429 vga_inactive = true;
1432 return vga_inactive;
1434 #endif /* SUPPORT_VGA_SWITCHEROO */
1437 * white/black-listing for position_fix
1439 static struct snd_pci_quirk position_fix_list[] = {
1440 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1441 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1442 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
1443 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1444 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
1445 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1446 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1447 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1448 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1449 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1450 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1451 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1452 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1453 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1457 static int check_position_fix(struct azx *chip, int fix)
1459 const struct snd_pci_quirk *q;
1464 case POS_FIX_POSBUF:
1465 case POS_FIX_VIACOMBO:
1472 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1474 dev_info(chip->card->dev,
1475 "position_fix set to %d for device %04x:%04x\n",
1476 q->value, q->subvendor, q->subdevice);
1480 /* Check VIA/ATI HD Audio Controller exist */
1481 if (chip->driver_type == AZX_DRIVER_VIA) {
1482 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1483 return POS_FIX_VIACOMBO;
1485 if (chip->driver_caps & AZX_DCAPS_AMD_WORKAROUND) {
1486 dev_dbg(chip->card->dev, "Using FIFO position fix\n");
1487 return POS_FIX_FIFO;
1489 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1490 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1491 return POS_FIX_LPIB;
1493 if (chip->driver_type == AZX_DRIVER_SKL) {
1494 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1497 return POS_FIX_AUTO;
1500 static void assign_position_fix(struct azx *chip, int fix)
1502 static azx_get_pos_callback_t callbacks[] = {
1503 [POS_FIX_AUTO] = NULL,
1504 [POS_FIX_LPIB] = azx_get_pos_lpib,
1505 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1506 [POS_FIX_VIACOMBO] = azx_via_get_position,
1507 [POS_FIX_COMBO] = azx_get_pos_lpib,
1508 [POS_FIX_SKL] = azx_get_pos_skl,
1509 [POS_FIX_FIFO] = azx_get_pos_fifo,
1512 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1514 /* combo mode uses LPIB only for playback */
1515 if (fix == POS_FIX_COMBO)
1516 chip->get_position[1] = NULL;
1518 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1519 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1520 chip->get_delay[0] = chip->get_delay[1] =
1521 azx_get_delay_from_lpib;
1524 if (fix == POS_FIX_FIFO)
1525 chip->get_delay[0] = chip->get_delay[1] =
1526 azx_get_delay_from_fifo;
1530 * black-lists for probe_mask
1532 static struct snd_pci_quirk probe_mask_list[] = {
1533 /* Thinkpad often breaks the controller communication when accessing
1534 * to the non-working (or non-existing) modem codec slot.
1536 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1537 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1538 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1540 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1541 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1542 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1543 /* forced codec slots */
1544 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1545 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1546 /* WinFast VP200 H (Teradici) user reported broken communication */
1547 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1551 #define AZX_FORCE_CODEC_MASK 0x100
1553 static void check_probe_mask(struct azx *chip, int dev)
1555 const struct snd_pci_quirk *q;
1557 chip->codec_probe_mask = probe_mask[dev];
1558 if (chip->codec_probe_mask == -1) {
1559 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1561 dev_info(chip->card->dev,
1562 "probe_mask set to 0x%x for device %04x:%04x\n",
1563 q->value, q->subvendor, q->subdevice);
1564 chip->codec_probe_mask = q->value;
1568 /* check forced option */
1569 if (chip->codec_probe_mask != -1 &&
1570 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1571 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1572 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1573 (int)azx_bus(chip)->codec_mask);
1578 * white/black-list for enable_msi
1580 static struct snd_pci_quirk msi_black_list[] = {
1581 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1582 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1583 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1584 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
1585 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1586 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1587 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1588 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1589 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1590 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1594 static void check_msi(struct azx *chip)
1596 const struct snd_pci_quirk *q;
1598 if (enable_msi >= 0) {
1599 chip->msi = !!enable_msi;
1602 chip->msi = 1; /* enable MSI as default */
1603 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1605 dev_info(chip->card->dev,
1606 "msi for device %04x:%04x set to %d\n",
1607 q->subvendor, q->subdevice, q->value);
1608 chip->msi = q->value;
1612 /* NVidia chipsets seem to cause troubles with MSI */
1613 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1614 dev_info(chip->card->dev, "Disabling MSI\n");
1619 /* check the snoop mode availability */
1620 static void azx_check_snoop_available(struct azx *chip)
1622 int snoop = hda_snoop;
1625 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1626 snoop ? "snoop" : "non-snoop");
1627 chip->snoop = snoop;
1628 chip->uc_buffer = !snoop;
1633 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1634 chip->driver_type == AZX_DRIVER_VIA) {
1635 /* force to non-snoop mode for a new VIA controller
1639 pci_read_config_byte(chip->pci, 0x42, &val);
1640 if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
1641 chip->pci->revision == 0x20))
1645 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1648 chip->snoop = snoop;
1650 dev_info(chip->card->dev, "Force to non-snoop mode\n");
1651 /* C-Media requires non-cached pages only for CORB/RIRB */
1652 if (chip->driver_type != AZX_DRIVER_CMEDIA)
1653 chip->uc_buffer = true;
1657 static void azx_probe_work(struct work_struct *work)
1659 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1660 azx_probe_continue(&hda->chip);
1663 static int default_bdl_pos_adj(struct azx *chip)
1665 /* some exceptions: Atoms seem problematic with value 1 */
1666 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1667 switch (chip->pci->device) {
1668 case 0x0f04: /* Baytrail */
1669 case 0x2284: /* Braswell */
1674 switch (chip->driver_type) {
1675 case AZX_DRIVER_ICH:
1676 case AZX_DRIVER_PCH:
1686 static const struct hda_controller_ops pci_hda_ops;
1688 static int azx_create(struct snd_card *card, struct pci_dev *pci,
1689 int dev, unsigned int driver_caps,
1692 static struct snd_device_ops ops = {
1693 .dev_disconnect = azx_dev_disconnect,
1694 .dev_free = azx_dev_free,
1696 struct hda_intel *hda;
1702 err = pci_enable_device(pci);
1706 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1708 pci_disable_device(pci);
1713 mutex_init(&chip->open_mutex);
1716 chip->ops = &pci_hda_ops;
1717 chip->driver_caps = driver_caps;
1718 chip->driver_type = driver_caps & 0xff;
1720 chip->dev_index = dev;
1721 if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
1722 chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1723 INIT_LIST_HEAD(&chip->pcm_list);
1724 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1725 INIT_LIST_HEAD(&hda->list);
1726 init_vga_switcheroo(chip);
1727 init_completion(&hda->probe_wait);
1729 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1731 check_probe_mask(chip, dev);
1733 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1734 chip->fallback_to_single_cmd = 1;
1735 else /* explicitly set to single_cmd or not */
1736 chip->single_cmd = single_cmd;
1738 azx_check_snoop_available(chip);
1740 if (bdl_pos_adj[dev] < 0)
1741 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1743 chip->bdl_pos_adj = bdl_pos_adj[dev];
1745 err = azx_bus_init(chip, model[dev]);
1748 pci_disable_device(pci);
1752 /* use the non-cached pages in non-snoop mode */
1753 if (!azx_snoop(chip))
1754 azx_bus(chip)->dma_type = SNDRV_DMA_TYPE_DEV_UC;
1756 /* Workaround for a communication error on CFL (bko#199007) and CNL */
1757 if (IS_CFL(pci) || IS_CNL(pci))
1758 azx_bus(chip)->polling_mode = 1;
1760 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1761 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1762 chip->bus.needs_damn_long_delay = 1;
1765 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1767 dev_err(card->dev, "Error creating device [card]!\n");
1772 /* continue probing in work context as may trigger request module */
1773 INIT_WORK(&hda->probe_work, azx_probe_work);
1780 static int azx_first_init(struct azx *chip)
1782 int dev = chip->dev_index;
1783 struct pci_dev *pci = chip->pci;
1784 struct snd_card *card = chip->card;
1785 struct hdac_bus *bus = azx_bus(chip);
1787 unsigned short gcap;
1788 unsigned int dma_bits = 64;
1790 #if BITS_PER_LONG != 64
1791 /* Fix up base address on ULI M5461 */
1792 if (chip->driver_type == AZX_DRIVER_ULI) {
1794 pci_read_config_word(pci, 0x40, &tmp3);
1795 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1796 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1800 err = pci_request_regions(pci, "ICH HD audio");
1803 chip->region_requested = 1;
1805 bus->addr = pci_resource_start(pci, 0);
1806 bus->remap_addr = pci_ioremap_bar(pci, 0);
1807 if (bus->remap_addr == NULL) {
1808 dev_err(card->dev, "ioremap error\n");
1812 if (chip->driver_type == AZX_DRIVER_SKL)
1813 snd_hdac_bus_parse_capabilities(bus);
1816 * Some Intel CPUs has always running timer (ART) feature and
1817 * controller may have Global time sync reporting capability, so
1818 * check both of these before declaring synchronized time reporting
1819 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1821 chip->gts_present = false;
1824 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1825 chip->gts_present = true;
1829 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1830 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1831 pci->no_64bit_msi = true;
1833 if (pci_enable_msi(pci) < 0)
1837 pci_set_master(pci);
1838 synchronize_irq(bus->irq);
1840 gcap = azx_readw(chip, GCAP);
1841 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1843 /* AMD devices support 40 or 48bit DMA, take the safe one */
1844 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1847 /* disable SB600 64bit support for safety */
1848 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1849 struct pci_dev *p_smbus;
1851 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1852 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1855 if (p_smbus->revision < 0x30)
1856 gcap &= ~AZX_GCAP_64OK;
1857 pci_dev_put(p_smbus);
1861 /* NVidia hardware normally only supports up to 40 bits of DMA */
1862 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1865 /* disable 64bit DMA address on some devices */
1866 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1867 dev_dbg(card->dev, "Disabling 64bit DMA\n");
1868 gcap &= ~AZX_GCAP_64OK;
1871 /* disable buffer size rounding to 128-byte multiples if supported */
1872 if (align_buffer_size >= 0)
1873 chip->align_buffer_size = !!align_buffer_size;
1875 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1876 chip->align_buffer_size = 0;
1878 chip->align_buffer_size = 1;
1881 /* allow 64bit DMA address if supported by H/W */
1882 if (!(gcap & AZX_GCAP_64OK))
1884 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1885 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1887 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1888 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1891 /* read number of streams from GCAP register instead of using
1894 chip->capture_streams = (gcap >> 8) & 0x0f;
1895 chip->playback_streams = (gcap >> 12) & 0x0f;
1896 if (!chip->playback_streams && !chip->capture_streams) {
1897 /* gcap didn't give any info, switching to old method */
1899 switch (chip->driver_type) {
1900 case AZX_DRIVER_ULI:
1901 chip->playback_streams = ULI_NUM_PLAYBACK;
1902 chip->capture_streams = ULI_NUM_CAPTURE;
1904 case AZX_DRIVER_ATIHDMI:
1905 case AZX_DRIVER_ATIHDMI_NS:
1906 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1907 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1909 case AZX_DRIVER_GENERIC:
1911 chip->playback_streams = ICH6_NUM_PLAYBACK;
1912 chip->capture_streams = ICH6_NUM_CAPTURE;
1916 chip->capture_index_offset = 0;
1917 chip->playback_index_offset = chip->capture_streams;
1918 chip->num_streams = chip->playback_streams + chip->capture_streams;
1920 /* sanity check for the SDxCTL.STRM field overflow */
1921 if (chip->num_streams > 15 &&
1922 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1923 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1924 "forcing separate stream tags", chip->num_streams);
1925 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1928 /* initialize streams */
1929 err = azx_init_streams(chip);
1933 err = azx_alloc_stream_pages(chip);
1937 /* initialize chip */
1940 snd_hdac_i915_set_bclk(bus);
1942 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
1944 /* codec detection */
1945 if (!azx_bus(chip)->codec_mask) {
1946 dev_err(card->dev, "no codecs found!\n");
1950 if (azx_acquire_irq(chip, 0) < 0)
1953 strcpy(card->driver, "HDA-Intel");
1954 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1955 sizeof(card->shortname));
1956 snprintf(card->longname, sizeof(card->longname),
1957 "%s at 0x%lx irq %i",
1958 card->shortname, bus->addr, bus->irq);
1963 #ifdef CONFIG_SND_HDA_PATCH_LOADER
1964 /* callback from request_firmware_nowait() */
1965 static void azx_firmware_cb(const struct firmware *fw, void *context)
1967 struct snd_card *card = context;
1968 struct azx *chip = card->private_data;
1969 struct pci_dev *pci = chip->pci;
1972 dev_err(card->dev, "Cannot load firmware, aborting\n");
1977 if (!chip->disabled) {
1978 /* continue probing */
1979 if (azx_probe_continue(chip))
1985 snd_card_free(card);
1986 pci_set_drvdata(pci, NULL);
1990 static int disable_msi_reset_irq(struct azx *chip)
1992 struct hdac_bus *bus = azx_bus(chip);
1995 free_irq(bus->irq, chip);
1997 pci_disable_msi(chip->pci);
1999 err = azx_acquire_irq(chip, 1);
2006 static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2007 struct vm_area_struct *area)
2010 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2011 struct azx *chip = apcm->chip;
2012 if (chip->uc_buffer)
2013 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2017 static const struct hda_controller_ops pci_hda_ops = {
2018 .disable_msi_reset_irq = disable_msi_reset_irq,
2019 .pcm_mmap_prepare = pcm_mmap_prepare,
2020 .position_check = azx_position_check,
2023 static int azx_check_dmic(struct pci_dev *pci, struct azx *chip)
2025 struct nhlt_acpi_table *nhlt;
2028 if (chip->driver_type == AZX_DRIVER_SKL &&
2029 pci->class != 0x040300) {
2030 nhlt = intel_nhlt_init(&pci->dev);
2032 if (intel_nhlt_get_dmic_geo(&pci->dev, nhlt)) {
2034 dev_info(&pci->dev, "Digital mics found on Skylake+ platform, aborting probe\n");
2036 intel_nhlt_free(nhlt);
2042 static int azx_probe(struct pci_dev *pci,
2043 const struct pci_device_id *pci_id)
2046 struct snd_card *card;
2047 struct hda_intel *hda;
2049 bool schedule_probe;
2052 if (dev >= SNDRV_CARDS)
2059 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2062 dev_err(&pci->dev, "Error creating card!\n");
2066 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
2069 card->private_data = chip;
2070 hda = container_of(chip, struct hda_intel, chip);
2073 * stop probe if digital microphones detected on Skylake+ platform
2074 * with the DSP enabled. This is an opt-in behavior defined at build
2075 * time or at run-time with a module parameter
2078 err = azx_check_dmic(pci, chip);
2083 pci_set_drvdata(pci, card);
2085 err = register_vga_switcheroo(chip);
2087 dev_err(card->dev, "Error registering vga_switcheroo client\n");
2091 if (check_hdmi_disabled(pci)) {
2092 dev_info(card->dev, "VGA controller is disabled\n");
2093 dev_info(card->dev, "Delaying initialization\n");
2094 chip->disabled = true;
2097 schedule_probe = !chip->disabled;
2099 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2100 if (patch[dev] && *patch[dev]) {
2101 dev_info(card->dev, "Applying patch firmware '%s'\n",
2103 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2104 &pci->dev, GFP_KERNEL, card,
2108 schedule_probe = false; /* continued in azx_firmware_cb() */
2110 #endif /* CONFIG_SND_HDA_PATCH_LOADER */
2112 #ifndef CONFIG_SND_HDA_I915
2113 if (CONTROLLER_IN_GPU(pci))
2114 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2118 schedule_work(&hda->probe_work);
2122 complete_all(&hda->probe_wait);
2126 snd_card_free(card);
2131 /* On some boards setting power_save to a non 0 value leads to clicking /
2132 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
2133 * figure out how to avoid these sounds, but that is not always feasible.
2134 * So we keep a list of devices where we disable powersaving as its known
2135 * to causes problems on these devices.
2137 static struct snd_pci_quirk power_save_blacklist[] = {
2138 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2139 SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2140 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2141 SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
2142 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2143 SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
2144 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2145 SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2146 /* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
2147 SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2148 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2149 SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
2150 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2151 /* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
2152 SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2153 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2154 SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2155 /* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
2156 SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2157 /* https://bugs.launchpad.net/bugs/1821663 */
2158 SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2159 /* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
2160 SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2161 /* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
2162 SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2163 /* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
2164 SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
2165 /* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
2166 SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2167 /* https://bugs.launchpad.net/bugs/1821663 */
2168 SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2171 #endif /* CONFIG_PM */
2173 static void set_default_power_save(struct azx *chip)
2175 int val = power_save;
2179 const struct snd_pci_quirk *q;
2181 q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
2183 dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
2184 q->subvendor, q->subdevice);
2188 #endif /* CONFIG_PM */
2189 snd_hda_set_power_save(&chip->bus, val * 1000);
2192 /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2193 static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2194 [AZX_DRIVER_NVIDIA] = 8,
2195 [AZX_DRIVER_TERA] = 1,
2198 static int azx_probe_continue(struct azx *chip)
2200 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2201 struct hdac_bus *bus = azx_bus(chip);
2202 struct pci_dev *pci = chip->pci;
2203 int dev = chip->dev_index;
2206 to_hda_bus(bus)->bus_probing = 1;
2207 hda->probe_continued = 1;
2209 /* bind with i915 if needed */
2210 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2211 err = snd_hdac_i915_init(bus);
2213 /* if the controller is bound only with HDMI/DP
2214 * (for HSW and BDW), we need to abort the probe;
2215 * for other chips, still continue probing as other
2216 * codecs can be on the same link.
2218 if (CONTROLLER_IN_GPU(pci)) {
2219 dev_err(chip->card->dev,
2220 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2223 /* don't bother any longer */
2224 chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2228 /* HSW/BDW controllers need this power */
2229 if (CONTROLLER_IN_GPU(pci))
2230 hda->need_i915_power = 1;
2233 /* Request display power well for the HDA controller or codec. For
2234 * Haswell/Broadwell, both the display HDA controller and codec need
2235 * this power. For other platforms, like Baytrail/Braswell, only the
2236 * display codec needs the power and it can be released after probe.
2238 display_power(chip, true);
2240 err = azx_first_init(chip);
2244 #ifdef CONFIG_SND_HDA_INPUT_BEEP
2245 chip->beep_mode = beep_mode[dev];
2248 /* create codec instances */
2249 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2253 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2255 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2260 release_firmware(chip->fw); /* no longer needed */
2265 if ((probe_only[dev] & 1) == 0) {
2266 err = azx_codec_configure(chip);
2271 err = snd_card_register(chip->card);
2275 setup_vga_switcheroo_runtime_pm(chip);
2278 azx_add_card_list(chip);
2280 set_default_power_save(chip);
2282 if (azx_has_pm_runtime(chip))
2283 pm_runtime_put_autosuspend(&pci->dev);
2286 if (err < 0 || !hda->need_i915_power)
2287 display_power(chip, false);
2289 hda->init_failed = 1;
2290 complete_all(&hda->probe_wait);
2291 to_hda_bus(bus)->bus_probing = 0;
2295 static void azx_remove(struct pci_dev *pci)
2297 struct snd_card *card = pci_get_drvdata(pci);
2299 struct hda_intel *hda;
2302 /* cancel the pending probing work */
2303 chip = card->private_data;
2304 hda = container_of(chip, struct hda_intel, chip);
2305 /* FIXME: below is an ugly workaround.
2306 * Both device_release_driver() and driver_probe_device()
2307 * take *both* the device's and its parent's lock before
2308 * calling the remove() and probe() callbacks. The codec
2309 * probe takes the locks of both the codec itself and its
2310 * parent, i.e. the PCI controller dev. Meanwhile, when
2311 * the PCI controller is unbound, it takes its lock, too
2312 * ==> ouch, a deadlock!
2313 * As a workaround, we unlock temporarily here the controller
2314 * device during cancel_work_sync() call.
2316 device_unlock(&pci->dev);
2317 cancel_work_sync(&hda->probe_work);
2318 device_lock(&pci->dev);
2320 snd_card_free(card);
2324 static void azx_shutdown(struct pci_dev *pci)
2326 struct snd_card *card = pci_get_drvdata(pci);
2331 chip = card->private_data;
2332 if (chip && chip->running)
2333 azx_stop_chip(chip);
2337 static const struct pci_device_id azx_ids[] = {
2339 { PCI_DEVICE(0x8086, 0x1c20),
2340 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2342 { PCI_DEVICE(0x8086, 0x1d20),
2343 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2345 { PCI_DEVICE(0x8086, 0x1e20),
2346 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2348 { PCI_DEVICE(0x8086, 0x8c20),
2349 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2351 { PCI_DEVICE(0x8086, 0x8ca0),
2352 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2354 { PCI_DEVICE(0x8086, 0x8d20),
2355 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2356 { PCI_DEVICE(0x8086, 0x8d21),
2357 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2359 { PCI_DEVICE(0x8086, 0xa1f0),
2360 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2361 { PCI_DEVICE(0x8086, 0xa270),
2362 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2364 { PCI_DEVICE(0x8086, 0x9c20),
2365 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2367 { PCI_DEVICE(0x8086, 0x9c21),
2368 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2369 /* Wildcat Point-LP */
2370 { PCI_DEVICE(0x8086, 0x9ca0),
2371 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2373 { PCI_DEVICE(0x8086, 0xa170),
2374 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2375 /* Sunrise Point-LP */
2376 { PCI_DEVICE(0x8086, 0x9d70),
2377 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2379 { PCI_DEVICE(0x8086, 0xa171),
2380 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2382 { PCI_DEVICE(0x8086, 0x9d71),
2383 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2385 { PCI_DEVICE(0x8086, 0xa2f0),
2386 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2388 { PCI_DEVICE(0x8086, 0xa348),
2389 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2391 { PCI_DEVICE(0x8086, 0x9dc8),
2392 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2394 { PCI_DEVICE(0x8086, 0x02C8),
2395 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2397 { PCI_DEVICE(0x8086, 0x06C8),
2398 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2400 { PCI_DEVICE(0x8086, 0x34c8),
2401 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2403 { PCI_DEVICE(0x8086, 0x4b55),
2404 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2405 /* Broxton-P(Apollolake) */
2406 { PCI_DEVICE(0x8086, 0x5a98),
2407 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2409 { PCI_DEVICE(0x8086, 0x1a98),
2410 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2412 { PCI_DEVICE(0x8086, 0x3198),
2413 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2415 { PCI_DEVICE(0x8086, 0x0a0c),
2416 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2417 { PCI_DEVICE(0x8086, 0x0c0c),
2418 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2419 { PCI_DEVICE(0x8086, 0x0d0c),
2420 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2422 { PCI_DEVICE(0x8086, 0x160c),
2423 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2425 { PCI_DEVICE(0x8086, 0x3b56),
2426 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2428 { PCI_DEVICE(0x8086, 0x811b),
2429 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2431 { PCI_DEVICE(0x8086, 0x080a),
2432 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2434 { PCI_DEVICE(0x8086, 0x0f04),
2435 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2437 { PCI_DEVICE(0x8086, 0x2284),
2438 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2440 { PCI_DEVICE(0x8086, 0x2668),
2441 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2443 { PCI_DEVICE(0x8086, 0x27d8),
2444 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2446 { PCI_DEVICE(0x8086, 0x269a),
2447 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2449 { PCI_DEVICE(0x8086, 0x284b),
2450 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2452 { PCI_DEVICE(0x8086, 0x293e),
2453 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2455 { PCI_DEVICE(0x8086, 0x293f),
2456 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2458 { PCI_DEVICE(0x8086, 0x3a3e),
2459 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2461 { PCI_DEVICE(0x8086, 0x3a6e),
2462 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2464 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2465 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2466 .class_mask = 0xffffff,
2467 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2468 /* ATI SB 450/600/700/800/900 */
2469 { PCI_DEVICE(0x1002, 0x437b),
2470 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2471 { PCI_DEVICE(0x1002, 0x4383),
2472 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2474 { PCI_DEVICE(0x1022, 0x780d),
2475 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2476 /* AMD, X370 & co */
2477 { PCI_DEVICE(0x1022, 0x1457),
2478 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2479 /* AMD, X570 & co */
2480 { PCI_DEVICE(0x1022, 0x1487),
2481 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2483 { PCI_DEVICE(0x1022, 0x157a),
2484 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
2485 AZX_DCAPS_PM_RUNTIME },
2487 { PCI_DEVICE(0x1022, 0x15e3),
2488 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2490 { PCI_DEVICE(0x1002, 0x0002),
2491 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2492 { PCI_DEVICE(0x1002, 0x1308),
2493 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2494 { PCI_DEVICE(0x1002, 0x157a),
2495 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2496 { PCI_DEVICE(0x1002, 0x15b3),
2497 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2498 { PCI_DEVICE(0x1002, 0x793b),
2499 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2500 { PCI_DEVICE(0x1002, 0x7919),
2501 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2502 { PCI_DEVICE(0x1002, 0x960f),
2503 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2504 { PCI_DEVICE(0x1002, 0x970f),
2505 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2506 { PCI_DEVICE(0x1002, 0x9840),
2507 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2508 { PCI_DEVICE(0x1002, 0xaa00),
2509 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2510 { PCI_DEVICE(0x1002, 0xaa08),
2511 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2512 { PCI_DEVICE(0x1002, 0xaa10),
2513 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2514 { PCI_DEVICE(0x1002, 0xaa18),
2515 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2516 { PCI_DEVICE(0x1002, 0xaa20),
2517 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2518 { PCI_DEVICE(0x1002, 0xaa28),
2519 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2520 { PCI_DEVICE(0x1002, 0xaa30),
2521 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2522 { PCI_DEVICE(0x1002, 0xaa38),
2523 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2524 { PCI_DEVICE(0x1002, 0xaa40),
2525 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2526 { PCI_DEVICE(0x1002, 0xaa48),
2527 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2528 { PCI_DEVICE(0x1002, 0xaa50),
2529 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2530 { PCI_DEVICE(0x1002, 0xaa58),
2531 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2532 { PCI_DEVICE(0x1002, 0xaa60),
2533 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2534 { PCI_DEVICE(0x1002, 0xaa68),
2535 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2536 { PCI_DEVICE(0x1002, 0xaa80),
2537 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2538 { PCI_DEVICE(0x1002, 0xaa88),
2539 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2540 { PCI_DEVICE(0x1002, 0xaa90),
2541 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2542 { PCI_DEVICE(0x1002, 0xaa98),
2543 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2544 { PCI_DEVICE(0x1002, 0x9902),
2545 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2546 { PCI_DEVICE(0x1002, 0xaaa0),
2547 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2548 { PCI_DEVICE(0x1002, 0xaaa8),
2549 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2550 { PCI_DEVICE(0x1002, 0xaab0),
2551 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2552 { PCI_DEVICE(0x1002, 0xaac0),
2553 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2554 { PCI_DEVICE(0x1002, 0xaac8),
2555 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2556 { PCI_DEVICE(0x1002, 0xaad8),
2557 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2558 { PCI_DEVICE(0x1002, 0xaae8),
2559 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2560 { PCI_DEVICE(0x1002, 0xaae0),
2561 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2562 { PCI_DEVICE(0x1002, 0xaaf0),
2563 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2564 /* VIA VT8251/VT8237A */
2565 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2566 /* VIA GFX VT7122/VX900 */
2567 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2568 /* VIA GFX VT6122/VX11 */
2569 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2571 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2573 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2575 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2576 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2577 .class_mask = 0xffffff,
2578 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2580 { PCI_DEVICE(0x6549, 0x1200),
2581 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2582 { PCI_DEVICE(0x6549, 0x2200),
2583 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2584 /* Creative X-Fi (CA0110-IBG) */
2586 { PCI_DEVICE(0x1102, 0x0010),
2587 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2588 { PCI_DEVICE(0x1102, 0x0012),
2589 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2590 #if !IS_ENABLED(CONFIG_SND_CTXFI)
2591 /* the following entry conflicts with snd-ctxfi driver,
2592 * as ctxfi driver mutates from HD-audio to native mode with
2593 * a special command sequence.
2595 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2596 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2597 .class_mask = 0xffffff,
2598 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2599 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2601 /* this entry seems still valid -- i.e. without emu20kx chip */
2602 { PCI_DEVICE(0x1102, 0x0009),
2603 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2604 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2607 { PCI_DEVICE(0x13f6, 0x5011),
2608 .driver_data = AZX_DRIVER_CMEDIA |
2609 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2611 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2612 /* VMware HDAudio */
2613 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2614 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2615 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2616 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2617 .class_mask = 0xffffff,
2618 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2619 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2620 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2621 .class_mask = 0xffffff,
2622 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2624 { PCI_DEVICE(0x1d17, 0x3288), .driver_data = AZX_DRIVER_ZHAOXIN },
2627 MODULE_DEVICE_TABLE(pci, azx_ids);
2629 /* pci_driver definition */
2630 static struct pci_driver azx_driver = {
2631 .name = KBUILD_MODNAME,
2632 .id_table = azx_ids,
2634 .remove = azx_remove,
2635 .shutdown = azx_shutdown,
2641 module_pci_driver(azx_driver);