]> asedeno.scripts.mit.edu Git - linux.git/blobdiff - drivers/irqchip/qcom-pdc.c
ALSA: sparc: Constify snd_kcontrol_new items
[linux.git] / drivers / irqchip / qcom-pdc.c
index faa7d61b9d6c421ceaa4078d09e391bdec13e7f0..6ae9e1f0819da1615f80fbfb6eda00c348b9c256 100644 (file)
@@ -1,10 +1,11 @@
 // SPDX-License-Identifier: GPL-2.0
 /*
- * Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
+ * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
  */
 
 #include <linux/err.h>
 #include <linux/init.h>
+#include <linux/interrupt.h>
 #include <linux/irq.h>
 #include <linux/irqchip.h>
 #include <linux/irqdomain.h>
 #include <linux/of.h>
 #include <linux/of_address.h>
 #include <linux/of_device.h>
+#include <linux/soc/qcom/irq.h>
 #include <linux/spinlock.h>
-#include <linux/platform_device.h>
 #include <linux/slab.h>
 #include <linux/types.h>
 
-#define PDC_MAX_IRQS           126
+#define PDC_MAX_IRQS           168
+#define PDC_MAX_GPIO_IRQS      256
 
 #define CLEAR_INTR(reg, intr)  (reg & ~(1 << intr))
 #define ENABLE_INTR(reg, intr) (reg | (1 << intr))
@@ -26,6 +28,8 @@
 #define IRQ_ENABLE_BANK                0x10
 #define IRQ_i_CFG              0x110
 
+#define PDC_NO_PARENT_IRQ      ~0UL
+
 struct pdc_pin_region {
        u32 pin_base;
        u32 parent_base;
@@ -47,6 +51,26 @@ static u32 pdc_reg_read(int reg, u32 i)
        return readl_relaxed(pdc_base + reg + i * sizeof(u32));
 }
 
+static int qcom_pdc_gic_get_irqchip_state(struct irq_data *d,
+                                         enum irqchip_irq_state which,
+                                         bool *state)
+{
+       if (d->hwirq == GPIO_NO_WAKE_IRQ)
+               return 0;
+
+       return irq_chip_get_parent_state(d, which, state);
+}
+
+static int qcom_pdc_gic_set_irqchip_state(struct irq_data *d,
+                                         enum irqchip_irq_state which,
+                                         bool value)
+{
+       if (d->hwirq == GPIO_NO_WAKE_IRQ)
+               return 0;
+
+       return irq_chip_set_parent_state(d, which, value);
+}
+
 static void pdc_enable_intr(struct irq_data *d, bool on)
 {
        int pin_out = d->hwirq;
@@ -63,15 +87,37 @@ static void pdc_enable_intr(struct irq_data *d, bool on)
        raw_spin_unlock(&pdc_lock);
 }
 
-static void qcom_pdc_gic_mask(struct irq_data *d)
+static void qcom_pdc_gic_disable(struct irq_data *d)
 {
+       if (d->hwirq == GPIO_NO_WAKE_IRQ)
+               return;
+
        pdc_enable_intr(d, false);
+       irq_chip_disable_parent(d);
+}
+
+static void qcom_pdc_gic_enable(struct irq_data *d)
+{
+       if (d->hwirq == GPIO_NO_WAKE_IRQ)
+               return;
+
+       pdc_enable_intr(d, true);
+       irq_chip_enable_parent(d);
+}
+
+static void qcom_pdc_gic_mask(struct irq_data *d)
+{
+       if (d->hwirq == GPIO_NO_WAKE_IRQ)
+               return;
+
        irq_chip_mask_parent(d);
 }
 
 static void qcom_pdc_gic_unmask(struct irq_data *d)
 {
-       pdc_enable_intr(d, true);
+       if (d->hwirq == GPIO_NO_WAKE_IRQ)
+               return;
+
        irq_chip_unmask_parent(d);
 }
 
@@ -114,6 +160,9 @@ static int qcom_pdc_gic_set_type(struct irq_data *d, unsigned int type)
        int pin_out = d->hwirq;
        enum pdc_irq_config_bits pdc_type;
 
+       if (pin_out == GPIO_NO_WAKE_IRQ)
+               return 0;
+
        switch (type) {
        case IRQ_TYPE_EDGE_RISING:
                pdc_type = PDC_EDGE_RISING;
@@ -148,6 +197,10 @@ static struct irq_chip qcom_pdc_gic_chip = {
        .irq_eoi                = irq_chip_eoi_parent,
        .irq_mask               = qcom_pdc_gic_mask,
        .irq_unmask             = qcom_pdc_gic_unmask,
+       .irq_disable            = qcom_pdc_gic_disable,
+       .irq_enable             = qcom_pdc_gic_enable,
+       .irq_get_irqchip_state  = qcom_pdc_gic_get_irqchip_state,
+       .irq_set_irqchip_state  = qcom_pdc_gic_set_irqchip_state,
        .irq_retrigger          = irq_chip_retrigger_hierarchy,
        .irq_set_type           = qcom_pdc_gic_set_type,
        .flags                  = IRQCHIP_MASK_ON_SUSPEND |
@@ -169,8 +222,7 @@ static irq_hw_number_t get_parent_hwirq(int pin)
                        return (region->parent_base + pin - region->pin_base);
        }
 
-       WARN_ON(1);
-       return ~0UL;
+       return PDC_NO_PARENT_IRQ;
 }
 
 static int qcom_pdc_translate(struct irq_domain *d, struct irq_fwspec *fwspec,
@@ -199,17 +251,17 @@ static int qcom_pdc_alloc(struct irq_domain *domain, unsigned int virq,
 
        ret = qcom_pdc_translate(domain, fwspec, &hwirq, &type);
        if (ret)
-               return -EINVAL;
-
-       parent_hwirq = get_parent_hwirq(hwirq);
-       if (parent_hwirq == ~0UL)
-               return -EINVAL;
+               return ret;
 
        ret  = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
                                             &qcom_pdc_gic_chip, NULL);
        if (ret)
                return ret;
 
+       parent_hwirq = get_parent_hwirq(hwirq);
+       if (parent_hwirq == PDC_NO_PARENT_IRQ)
+               return 0;
+
        if (type & IRQ_TYPE_EDGE_BOTH)
                type = IRQ_TYPE_EDGE_RISING;
 
@@ -232,6 +284,60 @@ static const struct irq_domain_ops qcom_pdc_ops = {
        .free           = irq_domain_free_irqs_common,
 };
 
+static int qcom_pdc_gpio_alloc(struct irq_domain *domain, unsigned int virq,
+                              unsigned int nr_irqs, void *data)
+{
+       struct irq_fwspec *fwspec = data;
+       struct irq_fwspec parent_fwspec;
+       irq_hw_number_t hwirq, parent_hwirq;
+       unsigned int type;
+       int ret;
+
+       ret = qcom_pdc_translate(domain, fwspec, &hwirq, &type);
+       if (ret)
+               return ret;
+
+       ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
+                                           &qcom_pdc_gic_chip, NULL);
+       if (ret)
+               return ret;
+
+       if (hwirq == GPIO_NO_WAKE_IRQ)
+               return 0;
+
+       parent_hwirq = get_parent_hwirq(hwirq);
+       if (parent_hwirq == PDC_NO_PARENT_IRQ)
+               return 0;
+
+       if (type & IRQ_TYPE_EDGE_BOTH)
+               type = IRQ_TYPE_EDGE_RISING;
+
+       if (type & IRQ_TYPE_LEVEL_MASK)
+               type = IRQ_TYPE_LEVEL_HIGH;
+
+       parent_fwspec.fwnode      = domain->parent->fwnode;
+       parent_fwspec.param_count = 3;
+       parent_fwspec.param[0]    = 0;
+       parent_fwspec.param[1]    = parent_hwirq;
+       parent_fwspec.param[2]    = type;
+
+       return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
+                                           &parent_fwspec);
+}
+
+static int qcom_pdc_gpio_domain_select(struct irq_domain *d,
+                                      struct irq_fwspec *fwspec,
+                                      enum irq_domain_bus_token bus_token)
+{
+       return bus_token == DOMAIN_BUS_WAKEUP;
+}
+
+static const struct irq_domain_ops qcom_pdc_gpio_ops = {
+       .select         = qcom_pdc_gpio_domain_select,
+       .alloc          = qcom_pdc_gpio_alloc,
+       .free           = irq_domain_free_irqs_common,
+};
+
 static int pdc_setup_pin_mapping(struct device_node *np)
 {
        int ret, n;
@@ -270,7 +376,7 @@ static int pdc_setup_pin_mapping(struct device_node *np)
 
 static int qcom_pdc_init(struct device_node *node, struct device_node *parent)
 {
-       struct irq_domain *parent_domain, *pdc_domain;
+       struct irq_domain *parent_domain, *pdc_domain, *pdc_gpio_domain;
        int ret;
 
        pdc_base = of_iomap(node, 0);
@@ -301,12 +407,27 @@ static int qcom_pdc_init(struct device_node *node, struct device_node *parent)
                goto fail;
        }
 
+       pdc_gpio_domain = irq_domain_create_hierarchy(parent_domain,
+                                       IRQ_DOMAIN_FLAG_QCOM_PDC_WAKEUP,
+                                       PDC_MAX_GPIO_IRQS,
+                                       of_fwnode_handle(node),
+                                       &qcom_pdc_gpio_ops, NULL);
+       if (!pdc_gpio_domain) {
+               pr_err("%pOF: PDC domain add failed for GPIO domain\n", node);
+               ret = -ENOMEM;
+               goto remove;
+       }
+
+       irq_domain_update_bus_token(pdc_gpio_domain, DOMAIN_BUS_WAKEUP);
+
        return 0;
 
+remove:
+       irq_domain_remove(pdc_domain);
 fail:
        kfree(pdc_region);
        iounmap(pdc_base);
        return ret;
 }
 
-IRQCHIP_DECLARE(pdc_sdm845, "qcom,sdm845-pdc", qcom_pdc_init);
+IRQCHIP_DECLARE(qcom_pdc, "qcom,pdc", qcom_pdc_init);