]> asedeno.scripts.mit.edu Git - linux.git/commit
ARM: tegra: apalis-tk1: Adjust pin muxing for v1.1 HW
authorMarcel Ziswiler <marcel.ziswiler@toradex.com>
Tue, 22 Nov 2016 00:14:05 +0000 (01:14 +0100)
committerThierry Reding <treding@nvidia.com>
Wed, 25 Jan 2017 06:46:54 +0000 (07:46 +0100)
commit5142bd659c1bd6da102a54d8cd7aae4af38c38b2
tree8c7a234fe777a5860820c249c4364a2b99a1c4a6
parenta7f9d4febc8159fd977cbf08113e67cadc70214c
ARM: tegra: apalis-tk1: Adjust pin muxing for v1.1 HW

Configure Apalis MMC1 D6 GPIO on SDMMC3_CLK_LB_IN as reserved function
without any pull-up/down.

Configure GPIO_PV2 as SD1_CD# according to latest V1.1 HW.

Leave SDMMC3_CLK_LB_OUT muxed as SDMMC3 with output driver enabled aka
not tristated and input driver enabled as well as it features some
magic properties even though the external loopback is disabled and the
internal loopback used as per SDMMC_VENDOR_MISC_CNTRL_0 register's
SDMMC_SPARE1 bits being set to 0xfffd according to the TRM! This pin is
now a not-connect on V1.1 HW in order to avoid any interference.

Signed-off-by: Marcel Ziswiler <marcel.ziswiler@toradex.com>
Signed-off-by: Thierry Reding <treding@nvidia.com>
arch/arm/boot/dts/tegra124-apalis.dtsi