]> asedeno.scripts.mit.edu Git - linux.git/commitdiff
dt-bindings: arm: fsl: Move DCFG and SCFG bindings to their own docs
authorRob Herring <robh@kernel.org>
Tue, 15 May 2018 13:49:52 +0000 (08:49 -0500)
committerRob Herring <robh@kernel.org>
Thu, 11 Oct 2018 19:48:56 +0000 (14:48 -0500)
In preparation to convert board-level bindings to json-schema, move
various misc SoC bindings out to their own file.

Acked-by: Shawn Guo <shawnguo@kernel.org>
Cc: Mark Rutland <mark.rutland@arm.com>
Cc: devicetree@vger.kernel.org
Signed-off-by: Rob Herring <robh@kernel.org>
Documentation/devicetree/bindings/arm/freescale/fsl,layerscape-dcfg.txt [new file with mode: 0644]
Documentation/devicetree/bindings/arm/freescale/fsl,layerscape-scfg.txt [new file with mode: 0644]
Documentation/devicetree/bindings/arm/fsl.txt

diff --git a/Documentation/devicetree/bindings/arm/freescale/fsl,layerscape-dcfg.txt b/Documentation/devicetree/bindings/arm/freescale/fsl,layerscape-dcfg.txt
new file mode 100644 (file)
index 0000000..b5cb374
--- /dev/null
@@ -0,0 +1,19 @@
+Freescale DCFG
+
+DCFG is the device configuration unit, that provides general purpose
+configuration and status for the device. Such as setting the secondary
+core start address and release the secondary core from holdoff and startup.
+
+Required properties:
+  - compatible: Should contain a chip-specific compatible string,
+       Chip-specific strings are of the form "fsl,<chip>-dcfg",
+       The following <chip>s are known to be supported:
+       ls1012a, ls1021a, ls1043a, ls1046a, ls2080a.
+
+  - reg : should contain base address and length of DCFG memory-mapped registers
+
+Example:
+       dcfg: dcfg@1ee0000 {
+               compatible = "fsl,ls1021a-dcfg";
+               reg = <0x0 0x1ee0000 0x0 0x10000>;
+       };
diff --git a/Documentation/devicetree/bindings/arm/freescale/fsl,layerscape-scfg.txt b/Documentation/devicetree/bindings/arm/freescale/fsl,layerscape-scfg.txt
new file mode 100644 (file)
index 0000000..0ab67b0
--- /dev/null
@@ -0,0 +1,19 @@
+Freescale SCFG
+
+SCFG is the supplemental configuration unit, that provides SoC specific
+configuration and status registers for the chip. Such as getting PEX port
+status.
+
+Required properties:
+  - compatible: Should contain a chip-specific compatible string,
+       Chip-specific strings are of the form "fsl,<chip>-scfg",
+       The following <chip>s are known to be supported:
+       ls1012a, ls1021a, ls1043a, ls1046a, ls2080a.
+
+  - reg: should contain base address and length of SCFG memory-mapped registers
+
+Example:
+       scfg: scfg@1570000 {
+               compatible = "fsl,ls1021a-scfg";
+               reg = <0x0 0x1570000 0x0 0x10000>;
+       };
index 8a1baa2b9723aa4014701260ab2597f2b8215281..1e775aaa5c5ba97e389148dbe5eb16620be2b978 100644 (file)
@@ -101,45 +101,6 @@ Freescale LS1021A Platform Device Tree Bindings
 Required root node compatible properties:
   - compatible = "fsl,ls1021a";
 
-Freescale SoC-specific Device Tree Bindings
--------------------------------------------
-
-Freescale SCFG
-  SCFG is the supplemental configuration unit, that provides SoC specific
-configuration and status registers for the chip. Such as getting PEX port
-status.
-  Required properties:
-  - compatible: Should contain a chip-specific compatible string,
-       Chip-specific strings are of the form "fsl,<chip>-scfg",
-       The following <chip>s are known to be supported:
-       ls1012a, ls1021a, ls1043a, ls1046a, ls2080a.
-
-  - reg: should contain base address and length of SCFG memory-mapped registers
-
-Example:
-       scfg: scfg@1570000 {
-               compatible = "fsl,ls1021a-scfg";
-               reg = <0x0 0x1570000 0x0 0x10000>;
-       };
-
-Freescale DCFG
-  DCFG is the device configuration unit, that provides general purpose
-configuration and status for the device. Such as setting the secondary
-core start address and release the secondary core from holdoff and startup.
-  Required properties:
-  - compatible: Should contain a chip-specific compatible string,
-       Chip-specific strings are of the form "fsl,<chip>-dcfg",
-       The following <chip>s are known to be supported:
-       ls1012a, ls1021a, ls1043a, ls1046a, ls2080a.
-
-  - reg : should contain base address and length of DCFG memory-mapped registers
-
-Example:
-       dcfg: dcfg@1ee0000 {
-               compatible = "fsl,ls1021a-dcfg";
-               reg = <0x0 0x1ee0000 0x0 0x10000>;
-       };
-
 Freescale ARMv8 based Layerscape SoC family Device Tree Bindings
 ----------------------------------------------------------------