]> asedeno.scripts.mit.edu Git - linux.git/commitdiff
arm64: dts: juno: add cpu capacity-dmips-mhz information to R0 boards
authorJuri Lelli <juri.lelli@arm.com>
Mon, 17 Oct 2016 15:46:46 +0000 (16:46 +0100)
committerSudeep Holla <sudeep.holla@arm.com>
Mon, 17 Oct 2016 16:43:21 +0000 (17:43 +0100)
This patch adds cpu capacity-dmips-mhz information to Juno R0 boards.

Cc: Rob Herring <robh+dt@kernel.org>
Cc: Pawel Moll <pawel.moll@arm.com>
Cc: Mark Rutland <mark.rutland@arm.com>
Cc: Ian Campbell <ijc+devicetree@hellion.org.uk>
Cc: Kumar Gala <galak@codeaurora.org>
Cc: Catalin Marinas <catalin.marinas@arm.com>
Cc: Will Deacon <will.deacon@arm.com>
Cc: Liviu Dudau <Liviu.Dudau@arm.com>
Cc: Sudeep Holla <sudeep.holla@arm.com>
Cc: Arnd Bergmann <arnd@arndb.de>
Cc: Jon Medhurst <tixy@linaro.org>
Cc: Olof Johansson <olof@lixom.net>
Cc: Robin Murphy <robin.murphy@arm.com>
Cc: devicetree@vger.kernel.org
Signed-off-by: Juri Lelli <juri.lelli@arm.com>
[sudeep.holla@arm.com: reformated subject and updated changelog]
Signed-off-by: Sudeep Holla <sudeep.holla@arm.com>
arch/arm64/boot/dts/arm/juno.dts

index a7270eff6939bc677a16cc90646d5ab4d48b4fa4..6b4135e9cfe5a8534144125c76a5efbea2fce56d 100644 (file)
@@ -90,6 +90,7 @@ A57_0: cpu@0 {
                        next-level-cache = <&A57_L2>;
                        clocks = <&scpi_dvfs 0>;
                        cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
+                       capacity-dmips-mhz = <1024>;
                };
 
                A57_1: cpu@1 {
@@ -100,6 +101,7 @@ A57_1: cpu@1 {
                        next-level-cache = <&A57_L2>;
                        clocks = <&scpi_dvfs 0>;
                        cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
+                       capacity-dmips-mhz = <1024>;
                };
 
                A53_0: cpu@100 {
@@ -110,6 +112,7 @@ A53_0: cpu@100 {
                        next-level-cache = <&A53_L2>;
                        clocks = <&scpi_dvfs 1>;
                        cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
+                       capacity-dmips-mhz = <578>;
                };
 
                A53_1: cpu@101 {
@@ -120,6 +123,7 @@ A53_1: cpu@101 {
                        next-level-cache = <&A53_L2>;
                        clocks = <&scpi_dvfs 1>;
                        cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
+                       capacity-dmips-mhz = <578>;
                };
 
                A53_2: cpu@102 {
@@ -130,6 +134,7 @@ A53_2: cpu@102 {
                        next-level-cache = <&A53_L2>;
                        clocks = <&scpi_dvfs 1>;
                        cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
+                       capacity-dmips-mhz = <578>;
                };
 
                A53_3: cpu@103 {
@@ -140,6 +145,7 @@ A53_3: cpu@103 {
                        next-level-cache = <&A53_L2>;
                        clocks = <&scpi_dvfs 1>;
                        cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
+                       capacity-dmips-mhz = <578>;
                };
 
                A57_L2: l2-cache0 {