]> asedeno.scripts.mit.edu Git - linux.git/commitdiff
ARM: dts: uniphier: add clocks/resets to EHCI nodes of sLD3 SoC
authorMasahiro Yamada <yamada.masahiro@socionext.com>
Tue, 11 Oct 2016 06:26:06 +0000 (15:26 +0900)
committerMasahiro Yamada <yamada.masahiro@socionext.com>
Sat, 5 Nov 2016 14:21:31 +0000 (23:21 +0900)
Now, the clock/reset controller driver is available for this SoC.

Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com>
arch/arm/boot/dts/uniphier-sld3.dtsi

index 5f57a96e4e133e861466387df78ce44c256a907c..a75189f7d8fe68aa089e7bbefe8f81d14576db69 100644 (file)
@@ -242,6 +242,9 @@ usb0: usb@5a800100 {
                        status = "disabled";
                        reg = <0x5a800100 0x100>;
                        interrupts = <0 80 4>;
+                       clocks = <&mio_clk 7>, <&mio_clk 8>, <&mio_clk 12>;
+                       resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
+                                <&mio_rst 12>;
                };
 
                usb1: usb@5a810100 {
@@ -249,6 +252,9 @@ usb1: usb@5a810100 {
                        status = "disabled";
                        reg = <0x5a810100 0x100>;
                        interrupts = <0 81 4>;
+                       clocks = <&mio_clk 7>, <&mio_clk 9>, <&mio_clk 13>;
+                       resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
+                                <&mio_rst 13>;
                };
 
                usb2: usb@5a820100 {
@@ -256,6 +262,9 @@ usb2: usb@5a820100 {
                        status = "disabled";
                        reg = <0x5a820100 0x100>;
                        interrupts = <0 82 4>;
+                       clocks = <&mio_clk 7>, <&mio_clk 10>, <&mio_clk 14>;
+                       resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
+                                <&mio_rst 14>;
                };
 
                usb3: usb@5a830100 {
@@ -263,6 +272,9 @@ usb3: usb@5a830100 {
                        status = "disabled";
                        reg = <0x5a830100 0x100>;
                        interrupts = <0 83 4>;
+                       clocks = <&mio_clk 7>, <&mio_clk 11>, <&mio_clk 15>;
+                       resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 11>,
+                                <&mio_rst 15>;
                };
 
                sysctrl@f1840000 {