]> asedeno.scripts.mit.edu Git - linux.git/commitdiff
arm: dts: mt7623: add BTIF, HSDMA and SPI-NOR device nodes
authorSean Wang <sean.wang@mediatek.com>
Wed, 11 Apr 2018 08:53:59 +0000 (16:53 +0800)
committerMatthias Brugger <matthias.bgg@gmail.com>
Fri, 11 May 2018 15:17:06 +0000 (17:17 +0200)
add BTIF, HSDMA and SPI-NOR device nodes and enable it on relevant boards

Signed-off-by: Sean Wang <sean.wang@mediatek.com>
Signed-off-by: Matthias Brugger <matthias.bgg@gmail.com>
arch/arm/boot/dts/mt7623.dtsi
arch/arm/boot/dts/mt7623n-bananapi-bpi-r2.dts

index a1ef4b764ed585cc35b4f57344bd47d35b844c9e..eef81d2c388f5bc294c9e219fef867dc930790a5 100644 (file)
@@ -1,6 +1,6 @@
 // SPDX-License-Identifier: GPL-2.0
 /*
- * Copyright (c) 2017 MediaTek Inc.
+ * Copyright (c) 2017-2018 MediaTek Inc.
  * Author: John Crispin <john@phrozen.org>
  *        Sean Wang <sean.wang@mediatek.com>
  *
@@ -486,6 +486,18 @@ thermal: thermal@1100b000 {
                nvmem-cell-names = "calibration-data";
        };
 
+       btif: serial@1100c000 {
+               compatible = "mediatek,mt7623-btif",
+                            "mediatek,mtk-btif";
+               reg = <0 0x1100c000 0 0x1000>;
+               interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_LOW>;
+               clocks = <&pericfg CLK_PERI_BTIF>;
+               clock-names = "main";
+               reg-shift = <2>;
+               reg-io-width = <4>;
+               status = "disabled";
+       };
+
        nandc: nfi@1100d000 {
                compatible = "mediatek,mt7623-nfc",
                             "mediatek,mt2701-nfc";
@@ -511,6 +523,18 @@ bch: ecc@1100e000 {
                status = "disabled";
        };
 
+       nor_flash: spi@11014000 {
+               compatible = "mediatek,mt7623-nor",
+                            "mediatek,mt8173-nor";
+               reg = <0 0x11014000 0 0x1000>;
+               clocks = <&pericfg CLK_PERI_FLASH>,
+                        <&topckgen CLK_TOP_FLASH_SEL>;
+               clock-names = "spi", "sf";
+               #address-cells = <1>;
+               #size-cells = <0>;
+               status = "disabled";
+       };
+
        spi1: spi@11016000 {
                compatible = "mediatek,mt7623-spi",
                             "mediatek,mt2701-spi";
@@ -861,6 +885,16 @@ ethsys: syscon@1b000000 {
                #reset-cells = <1>;
        };
 
+       hsdma: dma-controller@1b007000 {
+               compatible = "mediatek,mt7623-hsdma";
+               reg = <0 0x1b007000 0 0x1000>;
+               interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_LOW>;
+               clocks = <&ethsys CLK_ETHSYS_HSDMA>;
+               clock-names = "hsdma";
+               power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
+               #dma-cells = <1>;
+       };
+
        eth: ethernet@1b100000 {
                compatible = "mediatek,mt7623-eth",
                             "mediatek,mt2701-eth",
index 71023a6b274d354aa48de869792ee4ace0422cfd..1fd6f559e06dba8a369bf148f7dd5dcdf862e530 100644 (file)
@@ -1,5 +1,5 @@
 /*
- * Copyright 2017 Sean Wang <sean.wang@mediatek.com>
+ * Copyright 2017-2018 Sean Wang <sean.wang@mediatek.com>
  *
  * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  */
@@ -114,6 +114,10 @@ memory@80000000 {
        };
 };
 
+&btif {
+       status = "okay";
+};
+
 &cir {
        pinctrl-names = "default";
        pinctrl-0 = <&cir_pins_a>;