]> asedeno.scripts.mit.edu Git - linux.git/commitdiff
mmc: sdhci-msm: Add clock changes for DDR mode.
authorRitesh Harjani <riteshh@codeaurora.org>
Mon, 21 Nov 2016 06:37:21 +0000 (12:07 +0530)
committerUlf Hansson <ulf.hansson@linaro.org>
Tue, 29 Nov 2016 08:05:17 +0000 (09:05 +0100)
SDHC MSM controller need 2x clock for MCLK at GCC.
Hence make required changes to have 2x clock for
DDR timing modes.

Signed-off-by: Ritesh Harjani <riteshh@codeaurora.org>
Acked-by: Adrian Hunter <adrian.hunter@intel.com>
Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
drivers/mmc/host/sdhci-msm.c

index 00759efed312d2140e5d067a15d62822456557b0..c50cee87e6c0120301a8d15f54a5fd15a0e17549 100644 (file)
@@ -610,6 +610,7 @@ static void sdhci_msm_set_clock(struct sdhci_host *host, unsigned int clock)
 {
        struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
        struct sdhci_msm_host *msm_host = sdhci_pltfm_priv(pltfm_host);
+       struct mmc_ios curr_ios = host->mmc->ios;
        int rc;
 
        if (!clock) {
@@ -618,16 +619,28 @@ static void sdhci_msm_set_clock(struct sdhci_host *host, unsigned int clock)
        }
 
        spin_unlock_irq(&host->lock);
+       /*
+        * The SDHC requires internal clock frequency to be double the
+        * actual clock that will be set for DDR mode. The controller
+        * uses the faster clock(100/400MHz) for some of its parts and
+        * send the actual required clock (50/200MHz) to the card.
+        */
+       if (curr_ios.timing == MMC_TIMING_UHS_DDR50 ||
+           curr_ios.timing == MMC_TIMING_MMC_DDR52 ||
+           curr_ios.timing == MMC_TIMING_MMC_HS400)
+               clock *= 2;
 
        rc = clk_set_rate(msm_host->clk, clock);
        if (rc) {
-               pr_err("%s: Failed to set clock at rate %u\n",
-                      mmc_hostname(host->mmc), clock);
+               pr_err("%s: Failed to set clock at rate %u at timing %d\n",
+                      mmc_hostname(host->mmc), clock,
+                      curr_ios.timing);
                goto out_lock;
        }
        msm_host->clk_rate = clock;
-       pr_debug("%s: Setting clock at rate %lu\n",
-                mmc_hostname(host->mmc), clk_get_rate(msm_host->clk));
+       pr_debug("%s: Setting clock at rate %lu at timing %d\n",
+                mmc_hostname(host->mmc), clk_get_rate(msm_host->clk),
+                curr_ios.timing);
 
 out_lock:
        spin_lock_irq(&host->lock);