]> asedeno.scripts.mit.edu Git - linux.git/commitdiff
arm64: dts: imx8qxp: Remove unnecessary "interrupt-parent" property
authorAnson Huang <Anson.Huang@nxp.com>
Thu, 7 Nov 2019 03:30:35 +0000 (11:30 +0800)
committerShawn Guo <shawnguo@kernel.org>
Mon, 9 Dec 2019 00:28:51 +0000 (08:28 +0800)
gic is appointed as default interrupt parent for devices, so no need
to specify it again in device nodes which use it as interrupt parent.

Signed-off-by: Anson Huang <Anson.Huang@nxp.com>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>
arch/arm64/boot/dts/freescale/imx8qxp.dtsi

index 9646a41e0532eee7afd090488228ac67ad364323..fb5f752b15fed43b86e4c2ace477c213f30ad5d9 100644 (file)
@@ -250,7 +250,6 @@ adma_lpuart0: serial@5a060000 {
                        compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart";
                        reg = <0x5a060000 0x1000>;
                        interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_UART0_IPG_CLK>,
                                 <&adma_lpcg IMX_ADMA_LPCG_UART0_BAUD_CLK>;
                        clock-names = "ipg", "baud";
@@ -262,7 +261,6 @@ adma_lpuart1: serial@5a070000 {
                        compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart";
                        reg = <0x5a070000 0x1000>;
                        interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_UART1_IPG_CLK>,
                                 <&adma_lpcg IMX_ADMA_LPCG_UART1_BAUD_CLK>;
                        clock-names = "ipg", "baud";
@@ -274,7 +272,6 @@ adma_lpuart2: serial@5a080000 {
                        compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart";
                        reg = <0x5a080000 0x1000>;
                        interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_UART2_IPG_CLK>,
                                 <&adma_lpcg IMX_ADMA_LPCG_UART2_BAUD_CLK>;
                        clock-names = "ipg", "baud";
@@ -286,7 +283,6 @@ adma_lpuart3: serial@5a090000 {
                        compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart";
                        reg = <0x5a090000 0x1000>;
                        interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_UART3_IPG_CLK>,
                                 <&adma_lpcg IMX_ADMA_LPCG_UART3_BAUD_CLK>;
                        clock-names = "ipg", "baud";
@@ -298,7 +294,6 @@ adma_i2c0: i2c@5a800000 {
                        compatible = "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c";
                        reg = <0x5a800000 0x4000>;
                        interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C0_CLK>;
                        clock-names = "per";
                        assigned-clocks = <&clk IMX_ADMA_I2C0_CLK>;
@@ -311,7 +306,6 @@ adma_i2c1: i2c@5a810000 {
                        compatible = "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c";
                        reg = <0x5a810000 0x4000>;
                        interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C1_CLK>;
                        clock-names = "per";
                        assigned-clocks = <&clk IMX_ADMA_I2C1_CLK>;
@@ -324,7 +318,6 @@ adma_i2c2: i2c@5a820000 {
                        compatible = "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c";
                        reg = <0x5a820000 0x4000>;
                        interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C2_CLK>;
                        clock-names = "per";
                        assigned-clocks = <&clk IMX_ADMA_I2C2_CLK>;
@@ -337,7 +330,6 @@ adma_i2c3: i2c@5a830000 {
                        compatible = "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c";
                        reg = <0x5a830000 0x4000>;
                        interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
-                       interrupt-parent = <&gic>;
                        clocks = <&adma_lpcg IMX_ADMA_LPCG_I2C3_CLK>;
                        clock-names = "per";
                        assigned-clocks = <&clk IMX_ADMA_I2C3_CLK>;
@@ -361,7 +353,6 @@ conn_lpcg: clock-controller@5b200000 {
 
                usdhc1: mmc@5b010000 {
                        compatible = "fsl,imx8qxp-usdhc", "fsl,imx7d-usdhc";
-                       interrupt-parent = <&gic>;
                        interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
                        reg = <0x5b010000 0x10000>;
                        clocks = <&conn_lpcg IMX_CONN_LPCG_SDHC0_IPG_CLK>,
@@ -374,7 +365,6 @@ usdhc1: mmc@5b010000 {
 
                usdhc2: mmc@5b020000 {
                        compatible = "fsl,imx8qxp-usdhc", "fsl,imx7d-usdhc";
-                       interrupt-parent = <&gic>;
                        interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
                        reg = <0x5b020000 0x10000>;
                        clocks = <&conn_lpcg IMX_CONN_LPCG_SDHC1_IPG_CLK>,
@@ -389,7 +379,6 @@ usdhc2: mmc@5b020000 {
 
                usdhc3: mmc@5b030000 {
                        compatible = "fsl,imx8qxp-usdhc", "fsl,imx7d-usdhc";
-                       interrupt-parent = <&gic>;
                        interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>;
                        reg = <0x5b030000 0x10000>;
                        clocks = <&conn_lpcg IMX_CONN_LPCG_SDHC2_IPG_CLK>,
@@ -446,7 +435,6 @@ ddr_subsyss: bus@5c000000 {
                ddr-pmu@5c020000 {
                        compatible = "fsl,imx8-ddr-pmu";
                        reg = <0x5c020000 0x10000>;
-                       interrupt-parent = <&gic>;
                        interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
                };
        };