]> asedeno.scripts.mit.edu Git - linux.git/commitdiff
drm/i915: Remove I915_POSTING_READ_FW
authorTvrtko Ursulin <tvrtko.ursulin@intel.com>
Tue, 11 Jun 2019 10:45:44 +0000 (11:45 +0100)
committerTvrtko Ursulin <tvrtko.ursulin@intel.com>
Wed, 12 Jun 2019 14:33:10 +0000 (15:33 +0100)
Only a few call sites remain which have been converted to uncore mmio
accessors and so the macro can be removed.

Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
Reviewed-by: Jani Nikula <jani.nikula@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20190611104548.30545-2-tvrtko.ursulin@linux.intel.com
drivers/gpu/drm/i915/i915_drv.h
drivers/gpu/drm/i915/i915_gem.c
drivers/gpu/drm/i915/i915_irq.c
drivers/gpu/drm/i915/intel_guc_submission.c
drivers/gpu/drm/i915/intel_pm.c

index f90bab84ac52e6cbed35fd2246330d1f5ec1519b..2cbd60c4a5dca50e629ca14ca86e61553a50dffa 100644 (file)
@@ -2877,7 +2877,6 @@ extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  */
 #define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
 #define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
-#define POSTING_READ_FW(reg__) __I915_REG_OP(posting_read_fw, dev_priv, (reg__))
 
 /* "Broadcast RGB" property */
 #define INTEL_BROADCAST_RGB_AUTO 0
index 17e8809c531206d9c5c502b04b1ffc84f7342f0e..4017ecf561f6c75e60e15b4c4a2ece6ec6de57fe 100644 (file)
@@ -263,11 +263,12 @@ void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv)
        i915_gem_chipset_flush(dev_priv);
 
        with_intel_runtime_pm(dev_priv, wakeref) {
-               spin_lock_irq(&dev_priv->uncore.lock);
+               struct intel_uncore *uncore = &dev_priv->uncore;
 
-               POSTING_READ_FW(RING_HEAD(RENDER_RING_BASE));
-
-               spin_unlock_irq(&dev_priv->uncore.lock);
+               spin_lock_irq(&uncore->lock);
+               intel_uncore_posting_read_fw(uncore,
+                                            RING_HEAD(RENDER_RING_BASE));
+               spin_unlock_irq(&uncore->lock);
        }
 }
 
index 11c451358fb8c7d0997671b162c6951b8253b6da..9db9fbd0e70cf90562af08b3e8057ec242da4f90 100644 (file)
@@ -387,7 +387,7 @@ static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
 {
        ilk_update_gt_irq(dev_priv, mask, mask);
-       POSTING_READ_FW(GTIMR);
+       intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR);
 }
 
 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
index 89592ef778b86e5488b78177eaaa3faad6398bb8..97f6970d8da8a4741bc5b1974651881c69ed5dae 100644 (file)
@@ -557,10 +557,10 @@ static void guc_add_request(struct intel_guc *guc, struct i915_request *rq)
  */
 static void flush_ggtt_writes(struct i915_vma *vma)
 {
-       struct drm_i915_private *dev_priv = vma->vm->i915;
+       struct drm_i915_private *i915 = vma->vm->i915;
 
        if (i915_vma_is_map_and_fenceable(vma))
-               POSTING_READ_FW(GUC_STATUS);
+               intel_uncore_posting_read_fw(&i915->uncore, GUC_STATUS);
 }
 
 static void inject_preempt_context(struct work_struct *work)
index 93e411e6ad19d7b02234daeac8a6b10814ac34c9..84588ff8732f59e2e5a90686d0751dfec0e3c4e9 100644 (file)
@@ -1949,6 +1949,7 @@ static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
 {
        struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
        struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
+       struct intel_uncore *uncore = &dev_priv->uncore;
        const struct vlv_fifo_state *fifo_state =
                &crtc_state->wm.vlv.fifo_state;
        int sprite0_start, sprite1_start, fifo_size;
@@ -1974,13 +1975,13 @@ static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
         * intel_pipe_update_start() has already disabled interrupts
         * for us, so a plain spin_lock() is sufficient here.
         */
-       spin_lock(&dev_priv->uncore.lock);
+       spin_lock(&uncore->lock);
 
        switch (crtc->pipe) {
                u32 dsparb, dsparb2, dsparb3;
        case PIPE_A:
-               dsparb = I915_READ_FW(DSPARB);
-               dsparb2 = I915_READ_FW(DSPARB2);
+               dsparb = intel_uncore_read_fw(uncore, DSPARB);
+               dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
 
                dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
                            VLV_FIFO(SPRITEB, 0xff));
@@ -1992,12 +1993,12 @@ static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
                dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
                           VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
 
-               I915_WRITE_FW(DSPARB, dsparb);
-               I915_WRITE_FW(DSPARB2, dsparb2);
+               intel_uncore_write_fw(uncore, DSPARB, dsparb);
+               intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
                break;
        case PIPE_B:
-               dsparb = I915_READ_FW(DSPARB);
-               dsparb2 = I915_READ_FW(DSPARB2);
+               dsparb = intel_uncore_read_fw(uncore, DSPARB);
+               dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
 
                dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
                            VLV_FIFO(SPRITED, 0xff));
@@ -2009,12 +2010,12 @@ static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
                dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
                           VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
 
-               I915_WRITE_FW(DSPARB, dsparb);
-               I915_WRITE_FW(DSPARB2, dsparb2);
+               intel_uncore_write_fw(uncore, DSPARB, dsparb);
+               intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
                break;
        case PIPE_C:
-               dsparb3 = I915_READ_FW(DSPARB3);
-               dsparb2 = I915_READ_FW(DSPARB2);
+               dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
+               dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
 
                dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
                             VLV_FIFO(SPRITEF, 0xff));
@@ -2026,16 +2027,16 @@ static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
                dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
                           VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
 
-               I915_WRITE_FW(DSPARB3, dsparb3);
-               I915_WRITE_FW(DSPARB2, dsparb2);
+               intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
+               intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
                break;
        default:
                break;
        }
 
-       POSTING_READ_FW(DSPARB);
+       intel_uncore_posting_read_fw(uncore, DSPARB);
 
-       spin_unlock(&dev_priv->uncore.lock);
+       spin_unlock(&uncore->lock);
 }
 
 #undef VLV_FIFO